100% found this document useful (1 vote)
224 views

L7 - Flip-Flops and Sequential Circuit Design

This document outlines the reading assignment for a digital design principles course. It covers flip-flops, registers, counters, and sequential circuits. It discusses the JK flip-flop in detail, including its characteristic table, state diagram, implementation using D flip-flops, and operation in a master-slave configuration. It also provides an example of designing a 3-bit binary counter using both T and JK flip-flops.
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
100% found this document useful (1 vote)
224 views

L7 - Flip-Flops and Sequential Circuit Design

This document outlines the reading assignment for a digital design principles course. It covers flip-flops, registers, counters, and sequential circuits. It discusses the JK flip-flop in detail, including its characteristic table, state diagram, implementation using D flip-flops, and operation in a master-slave configuration. It also provides an example of designing a 3-bit binary counter using both T and JK flip-flops.
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
You are on page 1/ 41

Flip-Flops and Sequential

Circuit Design
ECE 152A Winter 2012
February 13, 2012 ECE 152A - Digital Design Principles 2
Reading Assignment
Brown and Vranesic
7Flip-Flops, Registers, Counters and a Simple
Processor
7.5 T Flip-Flop
7.5.1 Configurable Flip-Flops
7.6 J K Flip-Flop
7.7 Summary of Terminology
7.8 Registers
7.8.1 Shift Register
7.8.2 Parallel-Access Shift Register
February 13, 2012 ECE 152A - Digital Design Principles 3
Reading Assignment
Brown and Vranesic (cont)
7Flip-Flops, Registers, Counters and a Simple
Processor (cont)
7.9 Counters
7.9.1 Asynchronous Counters
7.9.2 Synchronous Counters
7.9.3 Counters with Parallel Load
7.10 Reset Synchronization
February 13, 2012 ECE 152A - Digital Design Principles 4
Reading Assignment
Brown and Vranesic (cont)
7Flip-Flops, Registers, Counters and a Simple
Processor (cont)
7.11 Other Types of Counters
7.11.1 BCD Counter
7.11.2 Ring Counter
7.11.3 J ohnson Counter
7.11.4 Remarks on Counter Design
February 13, 2012 ECE 152A - Digital Design Principles 5
Reading Assignment
Brown and Vranesic (cont)
8 Synchronous Sequential Circuits
8.1 Basic Design Steps
8.1.1 State Diagram
8.1.2 State Table
8.1.3 State Assignment
8.1.4 Choice of Flip-Flops and Derivation of Next-State and
Output Expressions
8.1.5 Timing Diagram
8.1.6 Summary of Design Steps
February 13, 2012 ECE 152A - Digital Design Principles 6
Reading Assignment
Brown and Vranesic (cont)
8 Synchronous Sequential Circuits (cont)
8.2 State-Assignment Problem
One-Hot Encoding
8.7 Design of a Counter Using the Sequential Circuit
Approach
8.7.1 State Diagram and State Table for Modulo-8 Counter
8.7.2 State Assignment
8.7.3 Implementation Using D-Type Flip-Flops
8.7.4 Implementation Using J K-Type Flip-Flops
8.7.5 Example A Different Counter
February 13, 2012 ECE 152A - Digital Design Principles 7
Reading Assignment
Roth
11 Latches and Flip-Flops
11.5 S-R Flip-Flop
11.6 J -K Flip-Flop
11.7 T Flip-Flop
11.8 Flip-Flops with Additional Inputs
11.9 Summary
12 Registers and Counters
12.5 Counter Design Using S-R and J -K Flip-Flops
12.6 Derivation of Flip-Flop Input Equations Summary
February 13, 2012 ECE 152A - Digital Design Principles 8
The JK Flip-Flop
Allows J = K = 1 condition
Implemented with a gated SR latch and feedback
of Q and Q*
Q toggles (Q
+
=Q) on J = K = 1
February 13, 2012 ECE 152A - Digital Design Principles 9
The JK Flip-Flop (cont)
Characteristic table and equation
Karnaugh map of characteristic table
Characteristic equation
Q
+
= J Q + KQ
February 13, 2012 ECE 152A - Digital Design Principles 10
The JK Flip-Flop (cont)
Implementation using a D flip-flop
Characteristic Function at D input
February 13, 2012 ECE 152A - Digital Design Principles 11
The JK Flip-Flop
State table
1
1
10
(Q
+
)
0 0 1 1
1 0 0 0
11 01 J K =00 PS (Q)
NS
February 13, 2012 ECE 152A - Digital Design Principles 12
The JK Flip-Flop
State diagram
1 0
J K =X1
J K =1X
J K =0X J K =X0
February 13, 2012 ECE 152A - Digital Design Principles 13
The JK Flip-Flop
With clock circuitry and timing
Positive edge triggered J K flip-flop
February 13, 2012 ECE 152A - Digital Design Principles 14
The Master Slave JK Flip-Flop
Master Slave J K Flip-Flop
Rising edge triggered
note CLK inverted to master
February 13, 2012 ECE 152A - Digital Design Principles 15
The Master Slave JK Flip-Flop
Master Slave J K Flip-Flop
Falling edge triggered
note CLK (CP) inverted to slave
February 13, 2012 ECE 152A - Digital Design Principles 16
The Master Slave JK Flip-Flop
Master active on CLK = 1
Slave active on CLK = 0
Latch data in master on CLK = 1
Transfer data to slave (output) on CLK = 0
Timing Diagram Initial Conditions
CLK = 0, J = 1, K = 0, Y = 0, Q = 0
February 13, 2012 ECE 152A - Digital Design Principles 17
The Master Slave JK Flip-Flop
Timing Diagram
February 13, 2012 ECE 152A - Digital Design Principles 18
The JK Flip-Flop (cont)
What happens if J = K = 1 for an indefinite
period of time (i.e., much greater than clock
period)?
Output oscillates at the frequency of the clock
Divide by two counter
February 13, 2012 ECE 152A - Digital Design Principles 19
The T (Toggle or Trigger) Flip-Flop
Connect J and K inputs together
Combined input T
Characteristic Table
Characteristic
Equation
Timing
Diagram
February 13, 2012 ECE 152A - Digital Design Principles 20
The T Flip-Flop
State Table
0 1 1
1 0 0
T=1 T =0 PS (Q)
NS (Q
+
)
February 13, 2012 ECE 152A - Digital Design Principles 21
The T Flip-Flop
State Diagram
1 0
T =1
T =1
T =0 T =0
February 13, 2012 ECE 152A - Digital Design Principles 22
The T Flip-Flop (from JK/ D)
Q
+
=J Q +KQ
Q
+
=TQ +TQ =T XOR Q
February 13, 2012 ECE 152A - Digital Design Principles 23
Counter Design with T Flip-Flops
3 bit binary counter design example
Staterefers to Qs of flip-flops
3 bits, 8 states
Decimal 0 through 7
No inputs
Transition on every clock edge
i.e., state changes on every clock edge
Assume clocked, synchronous flip-flops
February 13, 2012 ECE 152A - Digital Design Principles 24
Counter Design with T Flip-Flops
State Diagram
001
100
011 010
111
000
110 101
February 13, 2012 ECE 152A - Digital Design Principles 25
Counter Design with T Flip-Flops
State table
0 0 0 1 1 1
1 1 1 0 1 1
0 1 1 1 0 1
1 0 1 0 0 1
0 0 1 1 1 0
1 1 0 0 1 0
0 1 0 1 0 0
1 0 0 0 0 0
C
+
B
+
A
+
C B A
NS PS
February 13, 2012 ECE 152A - Digital Design Principles 26
Counter Design with T Flip-Flops
Next State Maps
BC
A
00 01
0
1
11 10
1
1
1 1
BC
A
00 01
0
1
11 10
BC
A
00 01
0
1
11 10
1
1
1
1
1
1 1
1
A
+
=AB +AC +ABC =D
A
B
+
=BC +BC =D
B
C
+
=C =D
C
February 13, 2012 ECE 152A - Digital Design Principles 27
Counter Design with T Flip-Flops
Using D flip-flops, inputs are derived directly
from next state maps
D = Q
+
Using T flip flops
Excitation table (used for design)
T = Q XOR Q
+
Need to find inputs to T flip-flops
Mapping state changes
Q Q+requires T =?
February 13, 2012 ECE 152A - Digital Design Principles 28
Counter Design with T Flip-Flops
T Flip-Flop Excitation Table
T = Q XOR Q
+
0 1 1
1 0 1
1 1 0
0 0 0
T Q
+
Q
February 13, 2012 ECE 152A - Digital Design Principles 29
Counter Design with T Flip-Flops
State Variable A
T
A
=A
+
(XOR) A
BC
A
00 01
A=0
A=1
11 10
A
+
=1
BC
A
00 01
0
1
11 10
T=1
T=1 A
+
=1 A
+
=1 A
+
=1
A
+
=AB +AC +ABC =D
A
T
A
=BC
February 13, 2012 ECE 152A - Digital Design Principles 30
Counter Design with T Flip-Flops
State Variable B
T
B
=B
+
(XOR) B
BC
A
00 01
0
1
11 10
B
+
=1
BC
A
00 01
0
1
11 10
T=1
T=1 B
+
=1
B
+
=1
B
+
=1
B
+
=BC +BC =D
B
T
B
=C
B=0
B=1
T=1
T=1
February 13, 2012 ECE 152A - Digital Design Principles 31
Counter Design with T Flip-Flops
State Variable C
T
C
=C
+
(XOR) C
BC
A
00 01
0
1
11 10
C
+
=1
BC
A
00 01
0
1
11 10
T=1
T=1 C
+
=1 C
+
=1
C
+
=1
C
+
=C =D
C
T
C
=1
T=1
T=1
T=1
T=1
T=1
T=1
C=1 C=0 C=0
February 13, 2012 ECE 152A - Digital Design Principles 32
Counter Design with T Flip-Flops
Implement design using T Flip-Flops with
asynchronous preset and clear
Asynchronous preset (PRN) and clear (CLRN)
override clock and other inputs
Preset : Q 1, Clear : Q 0
Used to initialize system (all flip-flops) to known state
Bubbles indicate low trueor active low
TA = BC, TB = C, TC = 1
February 13, 2012 ECE 152A - Digital Design Principles 33
Counter Design with T Flip-Flops
Schematic
February 13, 2012 ECE 152A - Digital Design Principles 34
Counter Design with T Flip-Flops
Timing Diagram
QA toggles when B = C = 1
QB toggles when C = 1
QC toggles on every clock edge
February 13, 2012 ECE 152A - Digital Design Principles 35
Counter Design with JK Flip-Flops
State Diagram
100 111
011
000
010
February 13, 2012 ECE 152A - Digital Design Principles 36
Counter Design with JK Flip-Flops
State Table
0 1 0 1 1 1
X X X 0 1 1
X X X 1 0 1
1 1 1 0 0 1
0 0 0 1 1 0
1 1 0 0 1 0
X X X 1 0 0
0 0 1 0 0 0
C
+
B
+
A
+
C B A
NS PS
February 13, 2012 ECE 152A - Digital Design Principles 37
Counter Design with JK Flip-Flops
Next State Maps
BC
A
00 01
0
1
11 10
X
1
X 1
BC
A
00 01
0
1
11 10
BC
A
00 01
0
1
11 10
X
1
X
X
1 X
1
A
+
=B =D
A
B
+
=A +BC =D
B
C
+
=AB +BC =D
C
X
X
X
1 1
February 13, 2012 ECE 152A - Digital Design Principles 38
Counter Design with JK Flip-Flops
J K Flip-Flop Excitation Table
Recall J K state diagram
Create excitation table from state diagram
Q
+
= J Q + KQ
1 0
J K =X1
J K =1X
J K =0X J K =X0
0 X 1 1
1 X 0 1
X 1 1 0
X 0 0 0
K J Q
+
Q
February 13, 2012 ECE 152A - Digital Design Principles 39
Counter Design with JK Flip-Flops
State Variable A
A
+
= B
BC
A
00 01
A=0
A=1
11 10
A
+
=X
BC
A
00 01
0
1
11 10
A
+
=X A
+
=1
A
+
=1
K
A
=B
A
+
=X
BC
A
00 01
0
1
11 10
J
A
=B
X
X X
X
X X
1
X
0 0
X X
X X 0 1
February 13, 2012 ECE 152A - Digital Design Principles 40
Counter Design with
JK Flip-Flops
State Variable B
B
+
= A + BC
BC
A
00 01
0
1
11 10
B
+
=1
BC
A
00 01
0
1
11 10
B
+
=X
B
+
=X
B
+
=X
K
B
=AC
B=0
B=1
B
+
=1 B
+
=1
BC
A
00 01
0
1
11 10
J
B
=A
X
X X
X
X
X
0
X
1
X
X X
X
1
0
0
February 13, 2012 ECE 152A - Digital Design Principles 41
Counter Design with
JK Flip-Flops
State Variable C
C
+
= AB + BC
BC
A
00 01
0
1
11 10
C
+
=1
BC
A
00 01
0
1
11 10
C
+
=1
K
C
=1
C=1 C=0 C=0
BC
A
00 01
0
1
11 10
J
C
=A +B
X
X X
0
1
X 1
X
X
X X
X X
X 1
1 C
+
=X
C
+
=X
C
+
=X

You might also like