DSTATCOM With Multilevel Inveter
DSTATCOM With Multilevel Inveter
N
i
i rms
v
N
V
1
2
1
(3.1)
where N is the number of samples per cycle and v
i
are the sampled voltages in time
domain. Theoretically, the sag magnitude can also be calculated if the impedance of the
power system network is known. Consider a simple radial circuit shown below:
Fig 3.7 A simple radial circuit.
By voltage divider rule, the voltage at the pcc during a fault on one of the feeder is
given by:
E
Z Z
Z
V
F S
F
sag
.
+
(3.2)
Where E is te pre-fault voltage, Z
S
is the source impedance as seen from the pcc, and Z
F
is
the impedance between the pcc and the fault.
When calculating voltage sag magnitude, the following should also be considered:
The cross section of the transmission line or cable.
The presence of a transformer between the fault and the pcc.
The above calculation is valid for radial systems. Nonetheless, it can also be extended for
calculations in non-radial systems and meshed systems.
3.3.2 Sag Duration
The duration of voltage sag is determined by the fault-clearing time of the protective
device. Usually, fault clearing in transmission systems are faster than in distribution
systems. Typical fault-clearing time of various protective devices given below:
Table 3.1 Typical clearing times of protective devices.
Type of
Protective Device
Clearing Time in seconds
Typical Minimum Typical Time
Delay
Current-limiting
fuse
<0.02 0.02 to 0.12
Expulsion Fuse 0.01 0.01 to 1.2
Electronic
Recloser
0.06 0.02 to 0.6
Oil Circuit
Breaker
0.1 0.02 to 1.2
Vacuum Breaker
or SF
6
0.06 0.02 to 1.2
Referring back to Fig 3.1, it could be seen easily that the duration of the sag due to a fault
was around 500ms.
3.3.3 Three-Phase Unbalance
Most faults in power systems are single phase or two phases. Therefore we need to
use the symmetrical components theory for the analysis of non-symmetrical faults. For all
faults, the general equation is given by:
1
1
1
]
1
1
1
1
]
1
1
1
1
]
1
1
1
1
]
1
2
1
0
2
1
0
2
1
0
0 0
0 0
0 0
0
0
I
I
I
Z
Z
Z
V
V
V
V
F
(3.3)
Where V
F
is the pre-fault voltage and the subscripts 0, 1, 2 represent zero, positive and
negative sequence respectively.
Different types of faults lead to different types of voltage sags. Normally, voltage
sag is characterized by a magnitude and duration. The magnitude and phase-angle jump of
sags are directly related to the voltage in the faulted phase, or between faulted phases, at
the point-of-common-coupling (pcc) between the load and the fault. For three-phase
equipment, voltage sags come in seven basic types:
A balanced three-phase voltage dip will result in a type A. Since the voltage dip is
balanced, the zero-sequence is zero, and a transformer will not affect the appearance of the
voltage dip. This holds both for the phase-ground voltage and phase-to-phase-voltage. A
phase-to-ground-fault will result in a type B. If there is a transformer that removes the zero-
sequence between the fault location and the load, the voltage dip will be of type D. A
phase-to-phase-fault results in a type C. The voltage dips of type E, F and G are due to a
two-phase-to-ground-fault.
Voltage dip due to three-phase, two-phase or single line to ground fault are listed in
Table 3.2. And phasor representation is shown in figure 3.8.
Table3.2 Different types of voltage dip due to three-phase, two-phase or L-G fault.
Dip type Fault type
Type A Three-phase
Type B Single-phase-to-ground
Type C Phase-to-phase
Type D Phase-to-phase fault (experienced by a delta connected load), single-phase-
to-ground (zero sequence-component removed)
Fig 3.8 Four types of voltage sag due to one- or three-phase fault.
Fig 3.9 Three types of voltage dip due to two-phase fault.
An overview of the different types of voltage dips due to a two-phase-to-ground fault is
shown in Table 3.3. And phasor representation is shown in figure 3.9.
Table 3.3 Different types of voltage dips due to two-phase- to-ground-fault.
Dip type Fault type
Type E Two-phase-to-phase fault (experienced by a Wye connected load)
Type F Two-phase-to-phase fault (experienced by a delta connected load)
Type G Two-phase-to-phase fault (experienced by a load connected via a non-
grounded transformer removing the zero-sequence the component)
For different types of voltage sags the corresponding phase magnitudes and angles
are tabulated in table 3.4, where V is the voltage in the faulted phase at the pcc.
Table 3.4 Sag types and phase voltages (Sag magnitude assumed 50%).
3.3.4 Phase-Angle Jumps
Phase angle jumps are due to the difference in X/R ratio between the source and the
feeder, and also due to the transformation of sags to lower voltage levels (effect of
transformers). Fig 3.10 shows a sag to 70% nominal and a phase-angle jump of +45
0
(i.e.
the during-fault voltage leads the pre-fault voltage)
Fig 3.10 Sag with mag 70% nominal and a phase-angle jump of +45
0
From (3.2) considering pahse-angle jumps, the voltage at the pcc is:
E
Z Z
Z
V
F S
F
sag
.
+
(3.4)
where
F F F
jX R Z + is the complex impedance of the fault
S S S
jX R Z + is the complex impedance of the source.
The phase-angle jump in the voltage
sag
V is given by:
,
_
+
+
,
_
F S
F S
F
F
sag
R R
X X
R
X
V
1 1
tan tan ) arg(
(3.5)
As can be seen from (3.5), the phase-angle jump will be zero if
S
S
F
F
R
X
R
X
power flow
transient
stability
oscillation
damping
dip/swell
compensation
STATCOM
(Static
Synchronous
Compensator )
DSTATCOM
( Distribution
STATCOM )
voltage control
oscillation
damping
reactive power
regulation
dip/swell
compensation
reactive power
compensation
harmonic filter
UPFC
(Unified Power
Flow Controller )
UPQC
(Unified Power
Quality Controller)
STATCOM
and SSSC
advantages
under voltage /
over voltage
compensation
DSTATCOM
and DVR
advantages
Solid state technology is becoming more prominent in power transmission and distribution
due to a variety of reasons GTO thyristors are:
self commutating devices
simple control schemes
real time operational capability
no mechanical components
Series operation for large voltages and parallel operation for large current
capability.
The custom power devices themselves will be:
Robust, versatile and compact, ideal for portable systems.
Require a minimum of maintenance
Compatible with condition monitoring systems
Operationally efficient.
4.2 VSC Based Custom Power Devices
There are so many custom power devices are available among those devices few devices
are having VSC in them which can solve many power quality problems very effectively.
Important custom power devices working on the VSC principle are as follows:
Dynamic Voltage Restorer (DVR)
Distribution Static Compensator (DSTATCOM)
Active Power Filters (APF)
4.2.1 Distribution Static Compensator (DSTATCOM)
D-STATCOM or distribution STATCOM is a custom power device, used for
mitigating voltage dips and compensating the reactive power. It is also capable of flicker
and harmonics mitigation. A DSTATCOM is connected in parallel with the distribution
feeder. It generates a current injection, which is summed to the non-sinusoidal load current.
Thus the phase currents taken from the grid will be nearly sine wave. If DSTATCOM does
not contain any active power storage and thus only injects or draws reactive power.
Limited voltage sag mitigation is possible with the injection of reactive power only, but
active power needed if both magnitude and phase angle of the pre-event voltage need to be
kept constant. The device rating determines the maximum total current, which can be
injected. In case an energy storage is connected to the DSTATCOM also its capacity needs
to be rated. DSTATCOMs equipped with energy storage and additional high-speed
switchgear is able to inject also active power and thus support the load even during an
interruption on the grid side. The steady state model of analyzing the rms voltages and
currents, fundamental frequency power and energy flows, applies to DSTATCOMs.
Another type of power quality analysis can also be performed with devices developed for
harmonics mitigation.
V S C
d c
V
T f
Z
i V
j V
Fig 4.1 Configuration of DSTATCOM
Principle of Operation:
Fig 4. shows a basic configuration diagram of the DSTATCOM. The DSTATCOM
mainly consists of DC voltage source behind self-commutated inverters using IGBT and
coupling transformer. The IGBT inverter with a DC voltage source can be modeled as a
variable voltage source. The distribution power system can also be modeled as a voltage
source. Two voltage sources are connected by a reactor representing the leakage reactance
of the transformer.
Assume that the voltage without controller is
sin cos jV V sag V +
The load voltage is again equal to 1pu 0 1 j V + . The required change in voltage due to
the injected current is the difference between the load voltage and the sag voltage
sin cos 1 JV V V
This change in voltage must obtained by injecting current equal to jQ P I
cont
, with P he active power and Q he reactive power injected by the controller. The active
power will determine the requirements for energy storage. Let the impedance seen by the
shunt controller be equal to jX R Z + .The effect of the injected current is change in
voltage according to
) )( ( jQ P jX R Z I V
cont
+
The required voltage increase and the achieved increase have to be equal. This gives the
following expression for the injected complex power.
jX R
jV V
jQ P
+
sin cos 1
Splitting the complex power in a real and an imaginary part, gives expressions for active
and reactive power
2 2
sin ) cos 1 (
X R
VX V R
P
+
2 2
) cos 1 ( sin
X R
V X RV
Q
+
+
The main limitation of the shunt controller is that source impedance becomes very small
for faults at the same voltage level close to the load. Mitigating such sags through a shunt
controller is impractical as it would require very large currents.
The main disadvantage of the shunt controller is its high active power demand. In
case of a large load with a dedicated supply from a transmission net work shunt controller
is feasible. Another disadvantage of the shunt controller is that it not only increases the
voltage for the local load but for all loads in the system. The behavior of the shunt voltage
controller during an interruption depends upon amount of load involved in the interruption.
If the controller is able to maintain the load during the interruption, synchronization
problems can occur when the voltage comes back.
CHAPTER-5
SIMULATION OF DSTATCOM
5.1 Introduction
This section presents modeling and simulation of the voltage source converter based
custom power controllers. A VSC is a power electronic device, which can generate a
sinusoidal voltage with any required magnitude, frequency and phase angle. Voltage source
converters are widely used in adjustable-speed drives, but can also be used to mitigate
voltage dips. The VSC is used to either completely replace the voltage or to inject the
missing voltage. The missing voltage is the difference between the nominal voltage and
the actual.
The converter is normally based on some kind of energy storage, which will supply the
converter with a DC voltage. The solid-state electronics in the converter is then switched to
get the desired output voltage. Normally the VSC is not only used for voltage dip
mitigation, but also for other power quality issues, e.g. flicker and harmonics.
5.2. Sinusoidal PWM Based Control
This section describes the PWM-based control scheme with reference to the D-
STATCOM. The control scheme for the DVR follows the same principle. The aim of the
control scheme is to maintain constant voltage magnitude at the point where a sensitive
load is connected, under system disturbances. The control system only measures the rms
voltage and current at the load point. The VSC switching strategy is based on a sinusoidal
PWM technique which offers simplicity and good response. Since custom power is a
relatively low-power application, PWM methods offer a more flexible option than the
fundamental frequency switching (FFS) methods favored in FACTS applications. Besides,
high switching frequencies can be used to improve on the efficiency of the converter,
without incurring significant switching losses.
In order to control the semiconductors of the PWM Inverter, a triangular reference
signal along with a sinusoidal reference signal are used to determine the switching times
for the semiconductors. These inputs are compared and will control the ON/OFF states of
the semiconductors. There are factors that must be considered within the PWM control:
5.2.1 Depth of Modulation
The depth of modulation is defined as the difference in magnitude between the
sinusoidal reference signal and the peak of the triangle waveform. For example, if the
triangular reference varies between +1pu and 1pu and the sine wave has a peak value of
0.8pu, then the depth of modulation is:
8 . 0
1
8 . 0
sin
tri
k
The effect of the depth of modulation can be seen in Fig 5.1. It is evident that the
depth of modulation plays an important part in the construction of a strong distinct
fundamental output.
Fig 5.1 The effect of modulation on output
5.2.2 Frequency Ratio
The frequency ratio is the ratio between the Carrier frequency and the modulation
frequency (fundamental). It is advantageous to have a very high frequency ration as this
illustrates a large variance between the fundamental frequency and the Carrier frequency,
which means that the harmonics that are created by the switching frequency will not affect
the quality of the desired output. By using the Equation below the frequency ration can be
determine.
K= f
c
/ f
m
Where fc
= Carrier frequency>>f
m
Where f
m
= Modulating frequency.
5.2.3 Sinusoidal Pulse Width Modulation (SPWM)
Sinusoidal pulse width modulation is one of the primitive techniques, which are
used to suppress harmonics presented in the quasi-square wave. Note that only triangular
carrier is considered in this thesis.
Fig. 5.2 illustrates a simple idea to generate a SPWM waveform. In the modulation
techniques, there are two important defined parameters: 1). the ratio P = wc/wm known as
frequency ratio, and 2). the ratio M = Am/Ac known as modulation index, where wc is the
reference frequency, wm is the carrier frequency, Am is reference signal amplitude, and Ac
is carrier signal amplitude.
Fig 5.2 A three-phase sinusoidal pulse width modulation with triangular carrier
The phase voltage can be described by the following expressions:
( ) ( )
( )
( ) ( )
n m t n t m
m n
m
M m
J
E
t m
m M m
J
E
t
E
M t V
c m
m n
n
c
m
m
+ + +
,
_
,
_
,
_
,
_
+ +
t
t
cos
2
sin
2 2
cos
2
sin
2
2
cos
2
) (
1 1
1
0
where wm is the angular frequency of modulating or sinusoidal signal.
wc is the angular frequency of the carrier signal.
M is modulation index.
E is the dc supply voltage.
f is the displacement angle between modulating and carrier signals.
and Jo and Jn are Bessel functions of the first kind.
The amplitude of the fundamental frequency components of the output is directly
proportional to the modulation depth. The second term of the equation gives the
amplitude of the component of the carrier frequency and the harmonics of the carrier
frequency. The magnitude of this term decreases with increased modulation depth. Because
of the presence of sin(mp/2), even harmonics of the carrier are eliminated. Term 3 gives the
amplitude of the harmonics in the sidebands around each multiple of the carrier frequency.
The presence of sin((m+n)p/2) indicated that, for odd harmonics of the
carrier, only even-order sidebands exist, and for even harmonics of the carrier only odd
order sidebands exist. In addition, increasing carrier or switching frequency does not
decrease the amplitude of the harmonics, but the high amplitude harmonic at the carrier
frequency is shifted to higher frequency. Moreover, it is not possible to improve the total
harmonic distortion without using output filter circuits.
5.3 Simulation of Custom Power Devices
In this work, the performance of VSC based power devices acting as a voltage
controller is investigated. Moreover, it is assumed that the converter is directly controlled
(i.e., both the angular position and the magnitude of the output voltage are controllable by
appropriate on/off signals) for this it requires measurement of the rms voltage and current
at the load point. Although a directly controlled converter is more difficult and expensive
to implement than an indirectly controlled converter, which requires only measurement of
the rms voltage at load point the former presents superior dynamic performance.
5.3.1 Distribution Static Compensator (D-STATCOM)
In its most basic form, the D-STATCOM configuration consists of a VSC, a dc energy
storage device and a coupling transformer connected in shunt with the ac system, and
associated control circuits. Fig 5.3 shows the schematic representation of the D-
STATCOM connected to a 25kV distribution system. The VSC converts the dc voltage
across the storage device into a set of three-phase ac output voltages. These voltages are in
phase and coupled with the ac system through the reactance of the coupling transformer.
Suitable adjustment of the phase and magnitude of the D-STATCOM output voltages
allows effective control of active and reactive power exchanges between the D-
STATCOM and the ac system.
The VSC connected in shunt with the ac system provides a multifunctional topology which
can be used for up to three quite distinct purposes:
1) Voltage regulation and compensation of reactive power;
2) Correction of power factor;
3) Elimination of current harmonics.
Fig 5.3 DSTATCOM connected to 25kVdistribution system
The design approach of the control system determines the priorities and functions
developed in each case. In this thesis, the D-STATCOM is used to regulate voltage at the
point of connection. The direct control is based on sinusoidal PWM and it requires the
measurement of the rms voltage and current at the load point as explained in Section
5.4
5.4 Detailed Model of VSC
In the detailed model, the switching elementsIGBTs/diodes, the PWM signal
generator and the dc capacitor are explicitly represented. Considering the DSTATCOM as
a voltage controller, the detailed model is shown in Fig. 5.4. Such a model consists of a six-
pulse voltage-source converter using IGBTs/diodes, a 10000-F dc capacitor, a PWM
signal generator with switching frequency equal to 3 kHz, a passive filter to eliminate
harmonic components, and a voltage controller as that shown in Fig. 5.6. The dc voltage
(V
dc
) is measured and sent to the controller as well as the three-phase terminal voltages
(V
ABC
) and the injected three-phase currents (I
abc
). V
a
, V
b
and V
c
are voltages at the
converter output.
For the DSTATCOM when the simulation starts, the DC capacitor starts charging.
This requires Id component corresponding to the active power absorbed by the capacitor.
When the DC voltage reaches its reference value, the Id component drops to a value very
close to zero and the Iq component stays at the 1 pu reference value.
Fig 5.4 Detailed model of VSC implemented in SimPowerSystems.
5.5 Voltage Controller of DSTATCOM
The voltage controller analyzed in this work is exhibited in Fig. 5.5, and its sim
powersystems implementation is presented in fig 5.5. Which employs the dq0 rotating
reference frames because it offers higher accuracy than stationary frame based techniques.
In this figure, VABC are the three-phase terminal voltages, Iabc are the three-phase
currents injected by the devices into the network, Vrms is the rms terminal voltage, Vdc is
the dc voltage measured in the capacitor and the superscripts * indicate reference values.
Such controller employs a PLL (Phase Locked Loop) to synchronize the three-phase
voltages at the converter output with the zero crossings of the fundamental component of
the phase-A terminal voltage. Therefore, the PLL provides the angle to the abc-to-dq0
(and dq0-to-abc) transformation. There are also four PI regulators. The first one is
responsible for controlling the terminal voltage through the reactive power exchange with
the ac network
Fig 5.5 Voltage controller of DSTATCOM
Fig 5.6 Voltage controller implemented in SimPowerSystems.
This PI regulator provides the reactive current reference Iq*, which is limited between +1
pu capacitive and -1 pu inductive. This regulator has one droop characteristic, usually 5%,
which allows the terminal voltage to suffer only small variations. Another PI regulator is
responsible for keeping constant the dc voltage through a small active power exchange
with the ac network, compensating the active power losses in the transformer and inverter.
This PI regulator provides the active current reference Id*. The other two PI regulators
determine voltage reference Vd* and Vq*, which are sent to the PWM signal generator of
the converter, after a dq0-to-abc transformation. Finally, Vabc* are the three-phase
voltages desired at the converter output.
5.6 Simplified Model of DSTATCOM
In the DSTATCOM simplified model; the converter, the PWM signal generator,
and the filter are replaced by a set of three controllable ac voltage sources. Such sources are
controlled by the signal V
abc
* obtained from the controller. However, the three-phase
voltages at the converter output, in volts, are dependent on the dc link voltage (i.e., Va=
KV
dc
V
b
*, and V
c
= KV
dc
V
c
*, where K depends on the kind of converter).
Fig 5.7 Simplified model of DSTATCOM implemented in SimPowerSystems.
Fig 5.8 DC link model of DSTATCOM.
Therefore, it is important that the dc link dynamic be correctly represented. This
can be carried out by applying the energy conservation principle, which resides in the
physical fact that, neglecting the converter losses, the instantaneous power at the ac output
terminals must always be equal to the instantaneous power at the dc input terminal. Such
principles can be expressed by
c c b b a a dc dc
I V I V I V I V + +
(1)
Where I
dc
is the current in the dc link. Moreover, the relationship between V
dc
and
I
dc
is given by (2), where C is the dc capacitance value. Equations (1) and (2) can be
iteratively solved by means of an algebraic-differential loop, as schematically depicted in
Fig.5.8
dt I
C
V
dc dc
)
1
( (2)
The implementation of the VSC simplified model using SimPowerSystems is
shown in Fig. 5.7 where a voltage controller case is assumed. In this figure, there is a
voltage controller as described in Fig. 5.5, a set of three controllable ac voltage sources,
and a dc link model as exhibited in Fig. 5.8 Note that the three-phase currents and voltages
injected to the network are measured and sent to the dc link model. Moreover, the reference
voltage of the controller is multiplied by a constant K to take into account the relationship
among the rms voltage, modulation index, and dc voltage of a six-pulse voltage-source
converter.
CHAPTER-6
Multilevel Inverters
6.1. Introduction
In recent years, industry has begun to demand higher power equipment, which now
reaches the megawatt level. Controlled ac drives in the megawatt range are usually
connected to the medium-voltage network. Today, it is hard to connect a single power
semiconductor switch directly to mediumvoltage grids (2.3, 3.3, 4.16, or 6.9 kV). For these
reasons, a new family of multilevel inverters has emerged as the solution for working with
higher voltage levels. Multilevel inverters include an array of power semiconductors and
capacitor voltage sources, the output of which generate voltages with stepped waveforms.
The commutation of the switches permits the addition of the capacitor voltages, which
reach high voltage at the output, while the power semiconductors must withstand only
reduced voltages. Fig.6.1 shows a schematic diagram of one phase leg of inverters with
different numbers of levels, for which the action of the power semiconductors is
represented by an ideal switch with several positions. A two-level inverter generates an
output voltage with two values (levels) with respect to the negative terminal of the
capacitor [see Fig. 6.1(a)], while the three-level inverter generates three voltages, and so
on.
Fig. 6.1. One phase leg of an inverter with (a) two levels, (b) three levels, and (c) n levels.
Considering that m is the number of steps of the phase voltage with respect to the
negative terminal of the inverter, then the number of steps in the voltage between two
phases of the load is k
k=2m+1 (1)
.
and the number of steps in the phase voltage of a three-phase load in wye connection is
p=2k-1 (2)
The term multilevel starts with the three-level inverter introduced by Nabae et al.
By increasing the number of levels in the inverter, the output voltages have more steps
generating a staircase waveform, which has a reduced harmonic distortion. However, a
high number of levels increases the control complexity and introduces voltage imbalance
problems.
Three different topologies have been proposed for multilevel inverters: diode-
clamped (neutral-clamped); capacitor- clamped (flying capacitors); and cascaded
multicell with separate dc sources. In addition, several modulation and control strategies
have been developed or adopted for multilevel inverters including the following: multilevel
sinusoidal pulsewidth modulation (PWM), multilevel selective harmonic elimination, and
space-vector modulation (SVM).
The most attractive features of multilevel inverters are as follows.
1) They can generate output voltages with extremely low distortion and lower dv/dt .
2) They draw input current with very low distortion.
3) They generate smaller common-mode (CM) voltage, thus reducing the stress in the
motor bearings. In addition, using sophisticated modulation methods, CM voltages can be
eliminated.
4) They can operate with a lower switching frequency.
The results of a patent search show that multilevel inverter circuits have been
around for more than 25 years. An early traceable patent appeared in 1975, in which
the cascade inverter was first defined with a format that connects separately dc-sourced full-
bridge cells in series to synthesize a staircase ac output voltage. Through manipulation of the
cascade inverter, with diodes blocking the sources, the diode-clamped multilevel
inverter was then derived. The diode-clamped inverter was also called the neutral-
point clamped (NPC) inverter when it was first used in a three-level inverter in which
the mid-voltage level was defined as the neutral point. Because the NPC inverter
effectively doubles the device voltage level without requiring precise voltage matching, the
circuit topology prevailed in the 1980s. Although the cascade inverter was invented earlier,
its applica- tions did not prevail until the mid-1990s. Two major patents were filed to
indicate the superiority of cascade inverters for motor drive and utility applications. Due
to the great demand of medium-voltage high- ower inverters, the cascade inverter has
drawn tremendous interest ever since. Several patents were found for the use of cascade
inverters in regenerative-type motor drive applications. The last entry for U.S. multilevel
inverter patents, which were defined as the capacitor-clamped multilevel inverters, came in
the 1990s. Today, multilevel inverters are extensively used in high-power applications
with medium voltage levels. The field applications include use in laminators, mills,
conveyors, pumps, fans, blowers, compressors, and so on. This paper presents state-of-the-
art multilevel technology, considering well-established and emerging topologies as well as
their modulation and control techniques. Special attention is dedicated to the latest and
more relevant industrial applica-
tions of these converters. Finally, the possibilities for future development are addressed.
6.2. Inverter Topologies
A. Diode-Clamped Inverter
A three-level diode-clamped inverter is shown in Fig. 6.2(a). In this circuit, the dc-
bus voltage is split into three levels by two series-connected bulk capacitors, C
1
and C
2 .
The middle point of the two capacitors n can be defined as the neutral point. The output
voltage V
on
has three states: V
dc
/2, 0, and -V
dc
/2. For oltage level V
dc
/2, switches S
1
and S
2
need to be turned on; for V
dc
/2, switches S
1
and S
2
need to be turned on; and for the 0
level, S
2
and S
1
need to be turned on. The key components that distinguish this circuit
from a conventional two-level inverter are D
1
and D
1
.These two diodes clamp
the switch voltage to half the level of the dc-bus voltage. When both S
1
and S
2
turn
on, the voltage across a and 0 is V
dc
, i.e., V
a0
=V
dc
. In this case, D
1
balances out the
voltage sharing between S
1
and S
2
with S
1
blocking the voltage across C
1
and S
2
blocking the voltage across C
2
. Notice that output voltage V
an
is ac, and V
a0
is dc. The
difference between V
an
and V
a0
is the voltage across C
2
, which Is V
dc
/2. If the output is
removed out between a and 0, then the circuit becomes a dc/dc converter, which has three
output voltage levels: V
dc
, V
dc
/2 , and 0. Fig. 6.2(b) shows a five-level diode-clamped
converter in which the dc bus consists of four capacitors, C
1
, C
2
, C
3
and C
4
. For dc-bus
voltage V
dc
, the voltage across each capacitor is V
dc
/4 , and each device voltage stress
will be limited to one capacitor voltage level V
dc
/4 through clamping diodes. To explain
how the staircase voltage is synthesized, the neutral point n is considered as the output
phase voltage reference point. There are five switch combinations to synthesize five level
voltages across a and n.
1) For voltage level V
an
=V
dc
/2, turn on all upper switches S
1
S
4
.
2) For voltage level V
an
=V
dc
/4, turn on three upper switches S
1
S
4
and one lower switch S
1
.
3) For voltage level V
an
=0 , turn on two upper switches S
3
and S
4
and two lower switches
S
1
and S
2
.
4) For voltage level V
an
=-V
dc
/4 , turn on one upper switch S4 and three lower switches S
1
S
3
.
5) For voltage level V
an
=-V
dc
/2 , turn on all lower Switches S
1
S
4
. Four complementary switch pairs exist in each phase. The complementary switch pair is
defined such that turning on one of the switches will exclude the other from being turned
on. In this example, the four complementary pairs are (S
1
,S
1
), (S
2
,S
2
), (S
3
,S
3
), and
(S
4
,S
4
).
Fig. 6.2. Diode-clamped multilevel inverter circuit topologies. (a) Three-level. (b) Five-level.
Although each active switching device is only required to block a voltage level of
V
dc
/(m-1) the clamping diodes must have different voltage ratings for reverse voltage
blocking. Using D
1
of Fig. 6.2(b) as an example, when lower devices S
2
~ S
4
are turned
on, D
1
needs to block three capacitor voltages, or 3V
dc
/4. Similarly, D
2
and D
2
need to
block 2V
dc
/4 and D
a3
needs to block 2V
dc
/4. Assuming that each blocking diode voltage
rating is the same as the active device voltage rating, the number of diodes required for
each phase will be (m-1)x(m-2).
This number represents a quadratic increase in m . When m is sufficiently high, the
number of diodes required will make the system impractical to implement. If the inverter
runs under PWM, the diode reverse recovery of these clamping diodes becomes the major
design challenge in high-voltage high-power applications.
B. Capacitor-Clamped Inverter
Fig.6.3 illustrates the fundamental building block of a phase-leg
capacitor- clamped inverter. The circuit has been called the flying capacitor inverter with
independent capacitors clamping the device voltage to one capacitor voltage level. The
inverter in Fig. 6.3(a) provides a three-level output across a and n, i.e., V
an
= , 0 or V
dc
/2.
For voltage level V
dc
/2 , switches S
1
and S
2
need to be turned on; for - V
dc
/2 , switches S
1
and S
2
need to be turned on; and for the 0 level, either pair (S
1
,S
1
) or (S
2
,S
2
) needs to
be turned on. Clamping capacitor C
1
is charged when S
1
and S
1
are turned on, and is
discharged when S
2
and S
2
are turned on. The charge of C
1
can be balanced by proper
selection of the 0-level switch combination.
Fig. 6.3. Capacitor-clamped multilevel inverter circuit topologies. (a)Three-level. (b) Five-level.
The voltage synthesis in a five-level capacitor-clamped converter has more
flexibility than a diode-clamped converter. Using Fig. 6.3(b) as the example, the voltage of
the five- level phase-leg a output with respect to the neutral point n, Van, can be
synthesized by the following switch combinations.
1) For voltage level V
an
=V
dc
/2, turn on all upper switches S
1
-S
4
.
2) For voltage level V
an
=V
dc
/4, there are three combinations:
a) S
1
, S
2
, S
3
, S
1
(V
an
=V
dc
/2 of upper C
4
s -V
dc
/4 of C
1
);
b) S
2
, S
3
, S
4
, S
4
(V
an
=3V
dc
/4 of C
3
s Vdc/2 of lower C
4
s); and
c) S
1
, S
3
, S
4
, S
3
(V
an
=V
dc
/2 of upper C
4
s -3V
dc
/4 of C
3
s + V
dc
/2 of C
2
s)
3) For voltage level V
an
=0, there are six combinations:
a) S
1
, S
2
, S
1
, S
2
(V
an
=V
dc
/2 of upper C
4
s -V
dc
/2 of C
2
s);
b) S
3
, S
4
, S
3
, S
4
(V
an
=V
dc
/2 of C
2
- V
dc
/2 of lower C
4
);
c) S
1
, S
3
, S
1
, S
3
, (V
an
=V
dc
/2 of upper C
4
s -3V
dc
/4 of C
3
s + V
dc
/2 of C
2
s Vdc/4 of C
1
);
d) S
1
, S
4
, S
2
, S
3
(V
an
=V
dc
/2 of upper C
4
s -3V
dc
/4 of C
3
s + V
dc
/4 of C
1
);
e) S
2
, S
4
, S
2
, S
4
(V
an
=3V
dc
/4 of C
3
s V
dc
/2 of C
2
s + V
dc
/4 of C
1
V
dc
/2 of lower C
4
s);
and
f) S
2
, S
3
, S
1
, S
4
(V
an
=3V
dc
/4 of C
3
s V
dc
/4 of C
1
V
dc
/2 of lower C
4
s).
4) For voltage level Van=-Vdc/4, there are three combinations:
a) S
1
, S
1
, S
2
, S
3
(V
an
=V
dc
/2 of upper C
4
s -3Vdc/4 of C
3
s);
b)S
4
, S
2
, S
3
, S
4
(V
an
=V
dc
/4 of C
1
V
dc
/2 of lower C
4
s); and
c) S
3
, S
1
, S
3
, S
4
(V
an
=V
dc
/2 of C
2
s V
dc
/4 of C
1
V
dc
/2 of lower C
4
s)
5) For voltage level V
an
=-V
dc
/2 , turn on all lower switches, S
1
-S
4
.
In the preceding description, the capacitors with positive signs are in discharging
mode, while those with negative sign are in charging mode. By proper selection of
capacitor combinations, it is possible to balance the capacitor charge. Similar to diode
clamping, the capacitor clamping requires a large number of bulk capacitors to clamp the
voltage. Provided that the voltage rating of each capacitor used is the same as that of the
main power switch, an m-level converter will require a total of (m-1)x(m-2)/2 clamping
capacitors per phase leg in addition to (m-1) main dc-bus capacitors.
C. Cascaded Multicell Inverters
A different converter topology is introduced here, which is based on the series
connection of single-phase inverters with separate dc sources. Fig.6.4 shows the power
circuit for one phase leg of a nine-level inverter with four cells in each phase. The
resulting phase voltage is synthesized by the addition of the voltages generated by the
different cells. Each single-phase full-bridge inverter generates three voltages at the
output: +V
dc
, 0, and V
dc
. This is made possible by connecting the capacitors sequentially to
the ac side via the four power switches. The resulting output ac voltage swings from -4V
dc
to +4V
dc
with nine levels, and the staircasewaveform is nearly sinusoidal, even without
filtering. Another version of cascaded multilevel inverters using standard three-phase two-
level inverters has recently been proposed. Its circuit, shown in Fig. 6.5, uses an output
transformer to add the different voltages. In order for the inverter output voltages to be
added up, the inverter outputs of the three modules need to be synchronized with a
separation of 120 between each phase. For example, obtaining a three-level voltage
between outputs a and b, the voltage is synthesized by V
ab
=V
a1-b1
+V
b1-a2
+V
a2-b2
. The phase
between b
1
and a
2
is provided by a
3
and b
3
through an isolated transformer. With three
inverters synchronized, the voltages V
a1-b1
, V
b1-a2
, V
a2-b2
are all in phase; thus, the output
level is simply tripled.
Fig. 6.4. Cascaded inverter circuit topology and its associated waveform.
Fig. 6.5. Cascaded inverter with three-phase cells.
D. Generalized Multilevel Cells
A generalized multilevel inverter topology has previously been presented. The
existing multilevel inverters such as diode-clamped and capacitor-clamped multilevel
inverters can be derived from this generalized inverter topology. Moreover, the
generalized multilevel inverter topology can balance each voltage level by itself regardless
of load characteristics. Therefore, the generalized multilevel inverter topology provides a
true multilevel structure that can balance each dc voltage level automatically at any
number of levels, regardless of active or reactive power conversion, and without any
assistance from other circuits. Thus, in principle, it provides a complete multilevel
topology that embraces the existing multilevel inverters. Fig. 6.6 shows the P2 multilevel
inverter structure per phase leg. Each switching device, diode, or capacitors voltage is
1Vdc , i.e., 1/(m-1) of the dc-link voltage. Any inverter with any number of levels,
including the conventional two-level inverter can be obtained using this generalized
topology. As an application example, a four-level idirectional dc/dc converter, shown in
Fig. 6.7, is suitable for the dual-voltage system to be adopted in future automobiles. The
four-level dc/dc converter has a unique feature, which is that no magnetic components are
needed. From this generalized multilevel inverter topology, several new multilevel inverter
structures can be derived.
Fig. 6.6. Generalized P2 multilevel inverter structure.
Fig. 6.7. Application example: a four-level P2 converter for the dual-voltage system in automobiles.
E. Emerging Multilevel Inverter Topologies
1) Mixed-Level Hybrid Multilevel Cells: For high-voltage high-power applications, it is
possible to adopt multilevel diode-clamped or capacitor-clamped inverters to replace the
full-bridge cell in a cascaded inverter. The reason for doing so is to reduce the amount of
separate dc sources. The nine-level cascaded inverter shown in Fig. 6.4 requires four
separate dc sources for one phase leg and twelve for a three-phase inverter. If a three-level
inverter replaces the full-bridge cell, the voltage level is effectively doubled for each cell.
Thus, to achieve the same nine voltage levels for each phase, only two separate dc sources
are needed for one phase leg and six for a three-phase inverter. The configuration can be
considered as having mixed-level hybrid multilevel cells because it embeds multilevel
cells as the building block of the cascaded inverter. Fig. 6.8 shows the nine-level cascaded
inverter incorporating a three-level capacitor-clamped inverter as the cell. It is obvious that
a diode-clamped inverter can replace the capacitor-clamped inverter to be a mixed-level
hybrid multilevel cell.
Fig. 6.8. A mixed-level hybrid cell configuration using the thee-level diode-clamped inverter as the
cascaded inverter cell to increase the voltage levels.
2) Asymmetric Hybrid Multilevel Cells: In previous descriptions, the voltage levels of the
cascade inverter cells equal each other. However, it is possible to have different voltage
levels among the cells, and the circuit can be called as asymmetric hybrid multilevel
inverter. Fig. 6.9 shows an example of having two separate dc-bus levels, one with V
dc
,
and the other with V
dc
/2 . Depending on the availability of dc sources, the voltage levels
are not limited to a specific ratio. This feature allows more levels to be created in the
output voltage, and thus reduces the harmonic contents with less cascaded cells required.
Fig. 6.9. Asymmetric hybrid cascaded inverter cell arrangement with different voltage levels.
Even with the same voltage level among them, it is also possible to use high-frequency
PWM for one cell, while the other switches at a lower rate. Fig. 6.10 shows an example
with two different devices. The top full-bridge cell uses the insulated gate bipolar
transistor (IGBT), and the low cell uses the gate-turn-off thyristor (GTO) as its switching
device. The GTO-based cell switches at a lower frequency, typically the fundamental
frequency, and the IGBT-based cell switches at a PWM frequency to smooth the
waveform.
Fig. 6.10. Asymmetric cascade inverter cell arrangement with different switching frequencies.
3) Soft-Switched Multilevel Inverters: There are numerous ways of implementing
soft- switching methods to reduce the switching loss and to increase efficiency for different
multilevel inverters. For the cascaded inverter, because each inverter cell is a two-level
circuit, the implementation of soft switching is not at all different from that of
conventional two-level inverters. For capacitor- or diode-clamped inverters, however, the
choices of soft-switching circuit can be found with different circuit combinations. Although
zero-current switching is possible, most literatures proposed zero- voltage-switching types
including auxiliary resonant commutated pole (ARCP), coupled inductor with zero-voltage
transition (ZVT), and their combinations..
6.3. Control and Modulation Strategies
A. Classification of Modulation Strategies
The modulation methods used in multilevel inverters can be classified according to
switching frequency, as shown in Fig.6.11. Methods that work with high switching
frequencies have many commutations for the power semiconductors in one period of the
fundamental output voltage. A very popular method in industrial applications is the classic
carrier-based sinusoidal PWM (SPWM) that uses the phase-shifting technique to reduce
the harmonics in the load voltage . Another interesting alternative is the SVM strategy,
which has been used in three- level inverters.
Methods that work with low switching frequencies generally perform one or two
commutations of the power semiconductors during one cycle of the output voltages,
generating a staircase waveform. Representatives of this family are the multilevel selective
harmonic elimination and the space-vector control (SVC).
Fig. 6.11. Classification of multilevel modulation methods.
B. Multilevel SPWM
Several multicarrier techniques have been developed to reduce the distortion in
multilevel inverters, based on the classical SPWM with triangular carriers. Some methods
use carrier disposition and others use phase shifting of multiple carrier signals. Fig. 6.12(a)
shows the typical voltage generated by one cell for the inverter shown in Fig. 4 by
comparing a sinusoidal reference with a triangular carrier signal. A number of N
c
cascaded cells in one phase with their carriers shifted by an angle
c
=360/Nc and using
the same control voltage produce a load voltage with the smallest distortion. The effect of
this carrier phase-shifting technique can be clearly observed in Fig. 6.13. This result has
been obtained for the multi-cell inverter in a seven-level configuration, which uses three
series-connected cells in each phase. The smallest distortion is obtained when the carriers
are shifted by an angle of
c
=360/3=120.
Fig. 6.12. Inverter cell voltages. (a) Output voltage and reference with SPWM. (b) Output voltage and
reference with injection of sinusoidal third harmonic.
Fig. 6.13. Total voltage of three cells in series connection for different phase displacement in the carriers.
A very common practice in industrial applications for the multilevel inverter is the
injection of a third harmonic in each cell, as shown in Fig. 6.12(b), to increase the output
voltage. Another advantageous feature of multilevel SPWM is that the effective switching
frequency of the load voltage is Nc times the switching frequency of each cell, as
determined by its carrier signal. This property allows a reduction in the switching
frequency of each cell, thus reducing the switching losses.
C. SVM
The SVM technique can be easily extended to all multilevel inverters. Fig. 6.14
shows space vectors for the traditional two-, three-, and five-level inverters. These vector
dia- grams are universal regardless of the type of multilevel inverter. In other words, Fig.
6.14(c) is valid for five-level diode- clamped, capacitor-clamped, or cascaded inverter. The
adjacent three vectors can synthesize a desired voltage vector by computing the duty cycle
(Tj , Tj+1 and Tj+2) for each vector.
Space-vector PWM methods generally have the following features: good utilization
of dc-link voltage, low current ripple, and relatively easy hardware implementation by a
digital signal processor (DSP). These features make it suitable for high-voltage high-
power applications. As the number of levels increases, redundant switching states and the
complexity of selecting switching states increase dramatically. Some authors have used
decomposition of the fivelevel space-vector diagram into two three-level space-vector
diagrams with a phase shift to minimize ripples and simplify control. Additionally, a
simple space- vector selection method was introduced without duty cycle computation of
the adjacent three vectors.
Fig. 6.14. Space-vector diagram: (a) two-level, (b) three-level, and (c) five-level inverter.
D. Selective Harmonic Elimination
Fig. 6.15 shows a generalized quarter-wave symmetric steppedvoltage waveform
synthesized by a (2m+1) - level inverter, where m is the number of switching angles. By
applying Fourier series analysis, the amplitude of any odd n
th
harmonic of the stepped
waveform can be expressed as (4), whereas the amplitudes of all even harmonics are zero
Where V
k
is the k
th
level of dc voltage, n is an odd harmonic order, m is the number
of switching angles, and
k
is the kth switching angle. According to Fig. 6.15,
1
to
m
must satisfy
1<
2<..<
m<
/2.
Fig. 6.15. Generalized stepped-voltage waveform.
To minimize harmonic distortion and to achieve adjustable amplitude of the
fundamental component, up to m-1 harmonic contents can be removed from the voltage
waveform. In general, the most significant low- frequency harmonics are chosen for
elimination by properly selecting angles among differentlevel inverters, and high-frequency
harmonic components can be readily removed by using additional filter circuits.
According to (4), to keep the number of eliminated harmonics at a constant level, all
switching angles must be less than /2 . However, if the switching angles do not satisfy the
condition, this scheme no longer exists. As a result, this modulation strategy basically
provides a narrow range of modulation index, which is its main disadvantage. For
example, in a seven-level equally stepped waveform, its modulation index is only
available from 0.5 to 1.05. At modulation indexes lower than 0.5, if this scheme is still
applied, the allowable harmonic components to be eliminated will reduce from 2 to 1. The
total harmonic distortion (THD) increases correspondingly.
In order to achieve a wide range of modulation indexes with minimized THD for
the synthesized waveforms, a generalized selected harmonic modulation scheme was
proposed. The method can be illustrated by Fig. 6.16, in which the positive half-cycle of
seven-level steppedwaveforms are shown with different modulation index levels. In this
case, the range of modulation indices can be divided into three levels, such as high,
middle, and low. An output waveform with a high modulation index level is shown in Fig.
6.16(a). Whenever
3
is greater than /2 , this waveform no longer exists. Therefore, an
output waveform shown in Fig. 6.16(b), which gives middle modulation index level, will
be applied instead. When the switching angles
1 to
3
in Fig. 6.16(b) are not converged at a
low modulation index level, the output waveform shown in Fig. 6.16(c) will replace it. In
general, a stepped waveform, which comprises m switching angles, can be divided into m
modulation index levels. By using this technique, low switching frequencies with
minimized harmonics in the outputwaveforms can be achieved with wide modulation
indexes.
Through mathematical manipulation and observation of Fig. 6.16(a)(c), a
generalized harmonic expression for multilevel stepped voltage has been derived [41] and
is expressed as the following equation:
In this expression, the positive sign implies the rising edge, and the negative sign implies
the falling edge.
Fig. 6.16. A positive half-cycle of a seven-level stepped waveform with different modulation indexes. (a)
High modulation index. (b) Middle modulation index. (c) Low modulation index.
6.4 Applications in Power Systems
When the number of levels is greater than three, both the diode-clamped and
cascaded multilevel inverters have equivalently separate dc sources for each level in order
to enable power conversion involving real power such as in motor drives. However, as
mentioned previously, both inverters have a perfect niche in harmonic and reactive power
compensation. The capacitor-clamped inverter cannot have balanced voltage for power
conversion involving only reactive power, thus, it is not suited for reactive power
compensation.
Fig. 6.17. System configuration of the UPFC installed at Inez.
The first unified power-flow controller (UPFC) in the world was based on a diode-
clamped three-level inverter. The UPFC is comprised of the back-to-back connection of
two identical GTO thyristor-based three-level converters, each rated at 160 MVA; it was
commissioned in mid-1998 at the Inez Station of American Electric Power (AEP) in
Kentucky for voltage support and power-flow control. Fig. 6.17 shows the system
configuration.
On the other hand, the cascaded multilevel inverter is best suited for
harmonic/reactive compensation and other utility applications, since each H-bridge
inverter unit can balance its dc voltage without requiring additional isolated power
sources. GEC Alsthom T&D has commercialized the cascaded multilevel inverter for
reactive power compensation/ generation (STATCOM).
CHAPTER-7
RESULTS AND DISCUSSION
7.1 Introduction
The test system is shown in Fig 7.1 is used for comparing the performance of
DSTATCOM. Such a system is comprised of a 25-kV, 100-MVA, 60-Hz substation,
represented by a Thevenin equivalent, feeding a distribution network. And at load point a
small load of 2MW, 1MVar and a large load 10MW, 5MVar are connected through
switches S1 and S2 respectively. Performance of the devices can be obtained by opening
and closing these switches and varying the terminal voltage at bus 3.
V S C
dc
V
L
Z
S 1 S 2
2 M W1 0 M W
1 M V A r 5 M V A r
S u b
1
2
2 5 k V
1 0 0 M V A
2 5 / 2 k V
g
Y
3
4
Fig 7.1 Single-line diagram of the test system with DSTATCOM.
7.2 Balanced Voltage Sag
The sequence of events simulated is explained as follows: Initially, there is a
permanent load of 2MW, 1MVar connected at bus 3. At t=350ms, a large load is connected
to the system by closing switch S2, and it is opened at 650ms. During this event, the
terminal voltage of bus 3 decreases. The three-phase rms value of the terminal voltage of
bus 3 for this event described is shown in Fig 7.2. Here the sag obtained is balanced sag
and voltage decrease in each phase is equal in magnitude of 90% rated voltage. In the
absence of the DSTATCOM , the terminal voltage varies considerably, but such variations
are minimized in the presence of the DSTATCOM. Using the facilities available in
MATLAB the DSTATCOM is simulated to be in operation only for the duration of the
over loading, as it is expected to be the case in a practical situation. The results for both
simulations are shown in Fig 7.3 and Fig 7.4 respectively.
Fig 7.2(a) Phase to phase voltageat bus 3 with out compensation
Fig 7.2(b) Rms voltage at bus 3 with out compensation
Fig 7.3 Phase to phase and rms voltages at bus 3 with DSTATCOM
Fig 7.4 Voltage and current waveforms of inverter
When the DSTATCOM is in operation the voltage sag is mitigated almost
completely, and the rms voltage at the sensitive load point is maintained at 100%, as shown
in Fig. 7.3. The PWM control scheme controls the magnitude and the phase of the injected
voltages, restoring the rms voltage very effectively.
7.3 Unbalanced Voltage Sag
For obtaining the unbalanced voltage sags the sequence of events simulated is
explained as follows: Initially, there is a permanent load of 2MW, 1MVar connected at bus
3. Between t=350ms, to 650ms a double line to ground fault is created in the line 1-2.
During this event, the terminal voltage of bus 3 decreases. The rms values of the terminal
voltages of bus 3 for this event described is shown in Fig 7.5. Here the sag obtained is
unbalanced sag and voltage decrease in two phases is equal in magnitude of 90% rated
voltage and healthy phase voltage is remains unchanged.
Fig 7.5 Rms voltage at bus 3 with out compensation
When the DSTATCOM is in operation the voltage sag is mitigated partially, and
the average rms voltage of three phases at the sensitive load point is maintained at 97%, as
shown in Fig. 7.6 DSTATCOM has mitigated the very low voltage phase voltage and
doesnt effected medium voltage phase.
Fig 7.6 Rms voltage at bus 3 with DSTATCOM
7.4 Voltage Swell and Reactive Power Compensation
Detailed model of DSTATCOM: To verify the performance of the DSTATCOM, voltage
swell and reactive power compensation capabilities a variable load is connected at bus 3
and the substation voltage is also changed during the simulation. The sequence of events
simulated as follows: Initially, there is no load connected at bus 3; at t = 200 ms the switch
S1 is closed and at t = 500 ms the switch S2 is closed too; both switches remain closed
until the end of the simulation. During these events, the terminal voltage of bus 3
decreases. At t = 800 ms the substation voltage is increased to 30 kV, consequently, the
terminal voltage of bus 3 also rises, which is as shown in Fig 7.8 below.
Fig 7.8 Rms voltage at bus 3 with out compensation
When the DSTATCOM is in operation the voltage sag is mitigated almost
completely as shown in Fig 7.9. However, it is indispensable to mention here is to show
that the results obtained using the DSTATCOM is very similar with actual results.
Fig 7.9 Rms voltage at bus 3 with DSTATCOM detailed model
Furthermore, the reactive and active power injected by the DSTATCOM into the network
is shown in Fig. 7.10. The reactive power and active power consumption and compensation
of DSTATCOM are varying according to swell and sag of the load voltage.
Fig.7.10 Active (P) and Reactive (Q) power injected by DSTATCOM
Simplified model of DSTATCOM: Voltage sag compensated by simplified model is as
shown in Fig 7.11. Furthermore, Active & Reactive power consumption as well as
compensation graphs obtained with simplified model are very similar to that of detailed
model case in previous section. Practically, there is no difference among the results
obtained from the simplified or detailed models and, therefore, the simplified model can
represent very well the dynamic behavior of the DSTATCOM.
Fig 7.11 Rms voltage at bus 3 with DSTATCOM simplified model
In the detailed model case, the switching instant is determined by using
interpolation. Thus, even if the switching instant occurs between two integration steps, it is
accurately simulated. However, the integration step size should be chosen small enough to
avoid that various switching occur between two integration steps. As the switching rate
utilized for the PWM was 3000 Hz, considering a 60 Hz system, one switching may occur
at each 5.556 microseconds (1/60/3000). Thus, the detailed model requires an integration
step of 5.556 microseconds to show a suitable accuracy. On the other hand, the integration
step adopted for the simplified model was 50 times larger, i.e 277.78 microseconds
(50/60/3000). Consequently, it is theoretically possible to obtain a speedup of 50 times.
7.5 Sag Due To Induction Motor Starting
After observing DVR and DSTATCOM performance in mitigation of balanced and
un balanced voltage sags an attempt is made with DSTATCOM to mitigate sags due to
induction motor. Synchronous motor is supplying voltage to an induction motor drive and a
small load. When ever this motor starts other load experiences the sag. In this simulation
synchronous generator is supplying a small load. At 300ms induction motor is started,
small load experienced a sudden sag of 70% of rated voltage and after some time at 600ms
it reached the rated voltage which can be seen from fig 7.12. In the next simulation with
DSTATCOM in operation sag has decreased very fastly and settled at rated voltage at
340ms, and sag depth also reduced considerably to 84%of rated voltage.the improvement
of system voltage is shown in fig 7.13.
Fig 7.12 Rms voltage at bus 2 without compensation
Fig 7.13 Rms voltage at bus 3 with DSTATCOM
CHAPTER-8
CONCLUSIONS AND FUTURE SCOPE
8.1 Conclusions
In this thesis attempt is made to find out various power quality problems. And
among those problems most prominent and frequently occurring problem voltage sag is
analyzed. Its sources, effects and mitigation methods are explained in detail. Mitigation of
voltage sag problems is done in various methods. Among those custom power devices are
the new trend of devices to solve more power quality problems such as sags swells and
harmonics. In this work DSTATCOM device are simulated using SimPowerSystems. And
new direct control is used for simulations. Results obtained were compared with results
obtained in index journals. The fallowing conclusions were made.
A new PWM-based control scheme has been implemented to control the electronic
valves in voltage source converter. And the control scheme used in the D-STATCOM is
same.
DSTATCOM is capable of mitigating voltage sags, but DVR is superior in
mitigation of unbalanced voltage sags.
A DSTATCOM voltage controller can significantly improve the voltage stability
performance of overload. Simplified model is validated by comparing with detailed model.
Practically, there is no difference among the results obtained from the simplified or detailed
models and, therefore, the simplified model can represent very well the dynamic behavior
of the DSTATCOM.
This work presented a study about the behavior of custom power device namely
DSTATCOM, to improve the voltage stability of distribution networks with overloading
and faults. Simulation results show that these devices can increase the voltage stability
limit.
8.2 Recommendations for Future Work
In this thesis, custom power device simulations were made for DSTATCOM, and
DVR. Hence from these results it is possible to model UPQC (Unified Power Quality
Conditioner), which is combination of DSTATCOM and DVR to carry out in the study of
voltage sag and more other PQ disturbances.
Voltage sags analyzed in this thesis was concentrated on radial distribution system.
Comparisons and analysis could be carried out in other designs for example, ring system.
REFERENCES
[1] John Stones and Alan Collinsion Introduction to Power Quality power
engineering journal 2001 pages: 58-64
[2] Ray Arnold Solutions to Power Quality Problems power engineering journal
2001 pages: 65-73
[3] M. H. J. Bollen, Understanding Power Quality ProblemsVoltage Sags and
Interruptions Piscataway, New York: IEEE Press, 2000.
[4] Jeff G.D, W.L.Stebbins Power Quality: A Utility and Industry Perspective IEEE
Trans on IAS, 1997
[5] H. Hingorani Introducing custom power IEEE spectrum, vol.32 no.6 June 1995 p
41-48
[6] E acha, V.G. Agelidis, O.Anaya-Lara, T.J.Miller power electronic control in
electric systems, 1st edition newness, 2002.
[7] Ray Arnold Solutions to Power Quality Problems power engineering journal
2001 pages: 65-73
[8] Ambra Sannino, Jan Svensson, Tomas Larsson. Power-electronic Solutions to
Power Quality Problems Electric Power Systems Research, Volume 66, Issue 1, July
2003, Pages 71-82
[9] M.M. Osborne, R.kitchin, Hugh M.Ryan Custom power technology in
distribution systems: An over view IEEE Symposium, on Reliability and security of
electrical distribution system 2001
[10] Hugh Rudnick, Juan Dixon and Luis Morn Delivering Clean and Pure
power IEEE Power Energy Magazine Sept/Oct 2003
[11] D.Danoel Sabin, A.Sannio A Summary of the Draft IEEE P1409 Custom Power
Application Guide, IEEE Trans. on PWRD 2003.
[12] Gyugyi L., "Dynamic Compensation of AC Transmission Lines by Solid-State
Synchronous Voltage Sources," IEEE/PES Summer Meeting, Paper No. 93SM431-
1PWRD. 1993.
[13] Gregory F. Reed, Masatoshi Takeda, "Improved power quality solutions using
advanced solid-state switching and static compensation technologies," Power
Engineering Society 1999 Winter Meeting, IEEE
[14] P.Wang N.Jenkins, M.H.Bollen Experimental Investigation of voltage sag
mitigation by an advanced staticvar compensator, IEEE Trans. on Power Delivery,
vol.13 No.4, Oct1998
[15]Ghosh, A.; Ledwich, G.; Load compensating DSTATCOM in weak AC systems
Power Delivery, IEEE Transactions on, Volume: 18, Issue: 4, Oct. 2003
Pages: 1302 1309.
[16] Muni, B.P.; Rao, S.E.; Vithal, J.V.R.; et all, M.; Development of /spl plusmn/
500 kVAR DSTATCOM for distribution utility and industrial applicationsTENCON
2003. Conference on Convergent Technologies for Asia-Pacific Region, Volume:
1, 15-17 Oct.2003 Pages: 278 - 282 Vol.1
[17] Papic, I., Power quality improvement using distribution static compensator with
energy storage system, Proceedings. Ninth International Conference on, Harmonics
and Quality of Power Volume: 3, 1-4 Oct. 2000 Pages: 916 - 920
[18] Kincic, S.; Chandra, A.; Distribution level STATCOM (DSTATCOM) for load
voltages support Power Engineering, 2003 Large Engineering Systems Conference
on , 7-9 May 2003 Pages:30 37
[19] Sung-Min Woo; Dae-Wook Kang; et all; The distribution STATCOM for
reducing the effect of voltage sag and swell Industrial Electronics Society, 2001.
IECON '01. The 27th Annual Conference of the IEEE, Volume: 2, 29 Nov.-2 Dec.
2001 Pages: 1132 - 1137
[20] D. Shen, X Liang and Y. Han, A Modified Per-unit STATCOM Model
And Analysis of Open Loop Response Time, in IEEE Power Engg. Society Winter
Meeting, 2000. PP. 2624 -2629.
[21] P.W. Lehn and MR. Iravani, Experimental Evaluation of STATCOM Closed
Loop Dynamics, IEEE Trans. Power Delivery, vol. 13, no.4, October 1998, pp.1378-
1384.
[22] Jalali, Series voltage injection for voltage sag mitigation, IEEE Summer Power
Meeting, Power Quality Panel Session, July 1998, San Diego, USA.
[23] M. F. McGranaghan, D. R. Mueller. M. J. Samotyj, Voltage sags in industrial
systems, IEEE Transactions on Industry Applications, vol. 29, no. 2,341994, pp. 397-
403
[24] N. H. Woodley, L. Morgan, and A. Sundaram, Experience with an inverter-base
dynamic voltage restorer, IEEE Trans. Power Delivery, vol. 14, pp. 11811185, July
1999.
[25] N. H. Woodley, A. Sundaram, B. Coulter, and D. Morris, Dynamic voltage
restorer demonstration project experience, in Proc. 12th Conf. Elect. Power Supply
Ind., Pattaya, Thailand, 1998.
[26] F. Z. Peng, H. Akagi, and A. Nabae, Compensation characteristics of the
combined system of shunt passive and series active filters, IEEE Trans. Ind. Applicat.,
vol. 29, pp. 144151, Jan./Feb. 1993.
[27] H. Fujita and H. Akagi, The unified power quality conditioner: The integration of
series- and shunt-active filters, IEEE Trans. Power Electron., vol. 13, pp. 315322,
Mar. 1998.
[28] A. Campos, G. Joos, P. D. Ziogas, and J. F. Lindsay, Analysis and design of a
series voltage unbalance compensator based on a three-phase VSI operating with
unbalanced switching functions, IEEE Trans. Power Electron., vol. 9, pp. 269274,
May 1994.
[29] Arindam Ghosh, and Gerard LedwichCompensation of Distribution System
Voltage Using DVR, IEEE Transactions on Power Delivery, Vol. 17, No. 4, October
2002
[30] Choi, S.S.; Li, B.H.; Vilathgamuwa, D.M.; Design and analysis of the inverter-
side filter used in the dynamic voltage restorer, IEEE Transactions on Power
Delivery, Volume: 17, Issue: 3, July 2002 Pages: 857 864.
[31] Fitzer, C.; Barnes, M.; Green, P.; Voltage sag detection technique for a dynamic
voltage restorer Industry Applications, IEEE Transactions on, Volume: 40, Issue:
1, Jan.-Feb. 2004
[32] Kara, A.; Dahler, P.; Amhof, D.; Gruning, H. Power supply quality improvement
with a dynamic voltage restorer (DVR)Applied Power Electronics Conference and
Exposition, 1998. APEC '98. Conference Proceedings 1998. Thirteenth
Annual , Volume: 2 , 15-19 Feb. 1998 Pages:986 - 993 vol.2
[33] Vilathgamuwa, D.M.; Perera, A.A.D.R.; Choi, S.S.; Voltage sag compensation
with energy optimized dynamic voltage restorer Power Delivery, IEEE Transactions
on , Volume: 18 , Issue: 3 , July 2003 Pages:928 936
[34] Abi-Samra, N.; Carnovale, D.; Sundaram, A.; Malcolm, W.; The role of the
distribution system dynamic voltage restorer in enhancing the power at sensitive
facilities WESCON/96, 22-24 Oct. 1996 Pages: 167 181
[35] Elnady, A.; Salama, M.M.A.; Kazerani, M.; An efficient compensator for the
voltage related power quality problems in distribution systems Power Electronics
Specialist, 2003. PESC '03. IEEE 34th Annual Conference on, Volume: 3, 15-19 June
2003 Pages: 1235 - 1241
[36] C.S.chang,Y.S.Ho,P.C.Chang Voltage Quality Enhancement with Power
Electronics Based Devices
[37] G.A. Taylor, W.J. Laycock and N.Woodley. "A total solution package: Custom
Power," ERA Technology Conference, Middlesex (UK), January 1995.
[38] N. Woodley et al., "Custom Power: The utility solution", 13
th
Conference on
Electrical Distribution system (CIRED).May 8-11, 1995.
[39] G.T.Heydt, R Ayyanar, R.Thallam power Acceptability IEEE power
engineering Review, September 2001.
[40] O. Anaya-Lara, E. Acha, Modeling and Analysis of Custom Power Systems by
PSCAD/EMTDC, IEEE Trans., Power Delivery, PWDR vol-17 (1), pp. 266-272,
2002.
[41] W.Freitas, A.Morelato, Comparative Study between Power System Block Set and
PSCAD/EMTDC for Transient Analysis of CUSTOM Power Devices Based On
VOLTAGE Source Converter IPST 2003 in New Oreleans, USA.
[42] G. Celli, F. Pilo, R. Siannais M. Tosi, A Custom Power Protection Device
Controlled by a Neural Network RelayIEEE Trans.on PWRD 2000 pp 1384-1389