Seminar - PPT (2) (Compatibility Mode)
Seminar - PPT (2) (Compatibility Mode)
Project Seminar on
By: Ajay Kumar Ananda T Anaji Apoorva prakash Navaneeth B H 1SI09EC005 1SI09EC011 1SI09EC118 1SI09EC024
OUTLINE
Introduction Pulse swallow frequency divider Different Prescaler architectures Delay and power consumption Fully programmable divider Conclusion References
OBJECTIVE
Focuses on reducing the power consumption and increasing the operating frequency
MOTIVATION
The Prescaler is one of the most critical blocks in synthesizer since, it operates at highest frequency and consumes large amount of power. The power reduction in the first stage of the Prescaler is important in realizing a low power frequency synthesizer.
DIFFERENT PRESCALERS
TSPC E-TSPC Conventional TSPC 2/3 prescaler Design-I 2/3 prescaler Design-II 2/3 prescaler TSPC 32/33 and 47/48 prescaler Fully programmable Divider: 32/33 prescaler Fully Programmable Divider: 47/48 prescaler
5
THEORY OF OPERATION
Prescaler divides the input frequency by N+1 or N based on the modulus control Program counter and Swallow counter divides the output by a fixed value of P and S respectively Start from the reset, prescaler divides by N+1 until swallow counter is full After (N+1)S pulses at the input, the modulus control changes to N and continues to count until P counter is full. Total pulses = (N+1)S + N(P-S) = NP+S
8
By decreasing the size of the transistors By reducing the number of switching gates By blocking the power supply to one of the D flip flop during divide-by-2 operation
Very sensitive to input amplitude Requires buffers or level shifters at the output
10
Figure : courtesy : [1
12
TSPC
Hold Mode: Clk=0, M2=ON M4=ON M7=OFF & M8=OFF S1 charges S2 Charges to VDD Floating O/P
Evaluation Mode: Clk=1, M2=OFF M5 =ON & M6=ON S2 discharges through M5 & M6
13
Figure : courtesy : [1
RESULTS >>
14
RESULTS >>
15
1.175
1.2 1
0.8
0.6
0.4
0.2
0.0647
16
TSPC E-TSPC
(3)
Switching power depends on fclk and CL Short circuit power is due to conduction of current directly from the supply to ground. Leakage power due to leakage current which is technology dependent.
18
Due to the large load on DFF2 and difficulty to embed the OR, AND gates into the DFF which introduces additional delay and the speed of conventional 2/3 prescaler. Also causes more power dissipation.
20
(4)
21
RESULTS >>
22
DIVIDE-BY-2 OPERATION
When MC= 1, transistor M10 turns-on and node S3 switches to logic 0 irrespective of the data at node S2.
23
DIVIDE-BY-3 OPERATION
When MC= 0 , transistor M10 turns-off and the inverted data at node S2 is passed to the node S3.
24
In divide-by-3 mode of operation, since both DFF1 and DFF2 are active, the propagation delay is equal to the sum of propagation delay of embedded NOR gate DFF1 and DFF2 respectively
25
The switching power saved by Design-I prescaler is almost 42% and its speed is improved by 1.3 times
26
The power consumption of the prescaler is given by the sum of switching power in DFF1 and DFF2, short circuit power in 3rd stage of DFF1 and short circuit power in DFF2.
27
RESULTS >>
DESIGN II(CONTD..)
An extra PMOS transistor M1a is connected between the power supply and DFF1 whose input is the controlled by the logic signal MC. DFF1 contributes to the power consumption due to the continuous switching at the nodes S1 and S2 respectively.
29
31
32
POWER ANALYSIS(CONTD..)
33
POWER ANALYSIS(CONTD..)
RESULTS >>
2.655
0.7331 0.631
Conv. E-TSPC
Conv. TSPC
Design-I
Design-II
Divide by 32
Divide by 47
35
2.541
1.046
1.141
Conv. E-TSPC
Conv. TSPC
Design-I
Design-II
Divide by 33
Divide by 48
36
37
38
RESULTS >>
RESULTS >>
41
The EOC logic circuit is used to detect when the P-counter reaches the state Q1Q2Q3Q4Q5Q6Q7=0000000 The output of EOC logic circuit goes low P-counter is loaded with the 42 preset value.
The signals LD and LDB are used to reload the programmable state of the FF. When (PI) of the each FF is loaded with a value and LD signal goes low, the P-counter begins to count down. FF remains in the divide-by-2 mode until the counter reaches the 43 state 0000010.
When SP goes high, the S-counter remains idle for a period of N*(P-S) clock cycles.
44
45
46
47
48
49
CONCLUSION
Design II 2/3 prescaler is capable of operating upto 4.5GHz and the amount of power saved is 60% and 45% in divide-by-2 and divide-by-3 respectively, compared to conventional 2/3 prescaler. Fully programmable divider consumes a power of 0.934mW at 1.8v and the duty cycle of the output is 1MHz signal is close to 47%.
50
REFERENCES
[1] M.Vamshi Krishna et.al, Design and Analysis of Ultra-Low Power True-Single-Phase Clock CMOS 2/3 Prescaler, IEEE Trans. On Circuits and Systems-I: Reg. Papers, Vol.57, no.1, pp. 7282, Jan. 2010. [2] John P. Uyemura, CMOS Logic Circuit Design, Springer edition 2001. [3] X. P. Yu, M. A. Do, W. M. Lim, K. S. Yeo, and J. G. Ma, Design and optimization of the extended true single-phase clock-based prescaler, IEEE Trans. Microw. Theory Tech., vol. 54, no. 11, Nov. 2006. S. Pellerano, M.Vamshi Krishna, C. Samori, and A. L. Lacaita, A Low Power Fully Programmable 1MHz Resolution 2.4GHz CMOS51 PLL Frequency Synthesizer IEEE J. Solid-State Circuits, vol. 39, no. 2, pp. 378383, Feb. 2004.
THANK YOU
TSPC SCHEMATIC
53
WAVEFORM OF TSPC
54
55
LAYOUT OF TSPC
56
57
58
LAYOUT OF E-TSPC
60
TOTAL 121 37 3 3
61
62
63
64
65
66
Operating voltage (V) Max. operating freq.(GHz) Output frequency (GHz) tpHL(ps) tpLH (ps) tp (ps) Power consumption (mW)
1.25
1.25
0.833
0.833
41 58 49.5 1.421
30 34 32 0.978
45 66 55.5 1.433
30 35 32.5 1.138
67
68
69
70
71
72
73
Operating voltage (V) Max. operating freq.(GHz) Output frequency (GHz) tpHL(ps) tpLH (ps) tp (ps) Power consumption (mW)
2.25
2.25
1.5
1.5
49 69 59 1.412
48 69 58.5 1.213
34 45 39.5 1.341
28 32 30 0.8951
74
75
76
77
78
79
C
Parameters Divide By 2 mode With parasitics 1.8 4.5 Divide by 2 mode Without parasitics 1.8 4.5 Divide by 3 mode With parasitics 1.8 4.5 Divide by 3 mode Without parasitics 1.8 4.5
Operating voltage (V) Max. operating freq.(GHz) Output frequency (GHz) tpHL(ps) tpLH (ps) tp (ps) Power consumption (mW)
2.25
2.25
1.5
1.5
49 69 59 1.412
48 69 58.5 1.213
34 45 39.5 1.341
28 32 30 0.8951
80
DIVIDE-BY-32 SCHEMATIC
81
82
83
DIVIDE-BY-33 SCHEMATIC
84
85
86
87
88
89
90
0.078
0.075
0.053
0.052
2.655
0.7331 0.631
Conv. E-TSPC
Conv. TSPC
Design-I
Design-II
Divide by 32
Divide by 47
92
2.541
1.046
1.141
Conv. E-TSPC
Conv. TSPC
Design-I
Design-II
Divide by 33
Divide by 48
93