Analog Electronics
Analog Electronics
discussions, stats, and author profiles for this publication at: https://www.researchgate.net/publication/264005057
Analog Electronics
Book January 2014
CITATIONS
READS
1,423
1 author:
D.K. Kaushik
Jagdishprasad Jhabarmal Tibrewala Unive
41 PUBLICATIONS 22 CITATIONS
SEE PROFILE
ANALOG ELECTRONICS
(CIRCUITS AND DEVICES)
Dr. D.K.Kaushik
Head Department of Electronics and
Computer Science,
Dayanand Post Graduate College,
Hisar (Haryana)
Edited by:
Dr. P.J.George
Senior most Professor and
Chairman,
Electronic Science Department,
Kurukshetra University,
Kurukshetra (Haryana)
PREFACE
Hisar
D.K.Kaushik
Acknowledgements
The first edition of the book Analog Electronics (Circuits and Devices) is the
result of the efforts of many of my colleagues, who helped in many ways in bringing the
book in the present form. In particular, thanks are due to Lecturers in Electronics Sh.
Rajesh Kad, Dayanand College, Hisar., Sh. O. P. Garg, R. K. S. D. College, Kaithal, Sh.
Parveen Mathur and Dr. R. S. Rana, S. D. College, Ambala cantt., Sh. Rakesh Jain and
Sh. S. K. Gupta, S. A. Jain College, Ambala City, Sh. Gulshan Sethi and Dr. Anil Pundir,
M. L. N. College, Yamuna Nagar, Dr. Dushyant Gaupta and Sh. Hitender Tyagi,
University College, Kurukshetra, Dr. Ashok Thakur, D. A. V. College, Ambala City, Dr.
S. P. Garg and Sh. Attar Singh, C. R. M. Jat College, Hisar, Sh. Dalip Singh and Sh.
Bhushan Monga, Govt. College, Sirsa, Sh. Rakesh Singla , S. D. College, Panipat.
Thanks are due to Prof. Naval Kishore, Chairman Physics Department, G. J.
University, Hisar, for the healthy discussions on the subject.
Dr. G.S. Virdi, Scientist E 2, Central Electronics Engineering Research Institute
(CEERI), Pilani (Rajasthan), deserves special thank for his constant and critical
discussions on some topics.
I am also thatkul to Dr. Amar Jit Kalra, Head, Department of Electronics, College
of Agriculture Engg., C. C. S. Haryana Agricitural University, Hisar, and Dr. M. S.
Yadav, Reader, Deoartment of Physics, Kurukshetra University, Kururkshetra, for
providing necessary help and guidance.
I am grateful to Prof. Subhash Sharma, Principal of my college, for his constant
encouragement, guidance and blessings.
My special thanks are due to my wife Mrs. Pratibha Kaushik and son Amit
Kaushik, who helped me a lot in preparing the manuscript.
Finally, the author wishes to thank the proprietors Mr. K.K.Kapoor, Mr. Tarun
Kapoor and Mr. Sumit Kapoor of M/S Dhanpat Rai Publishing Company, New Delhi for
bringing out this fist edition of the book in a very short time. The help rendered by Sh.
Mohan Kumar of M/S Dhanpat Rai Publishing Company, New Delhi will be highly
acknowledged for promoting the book.
Any constructive comments, suggestions and criticism from the readers will be
highly appreciated.
HISAR
D. K. KAUSHIK
Contents
Chapter 1
1.1
1.2
1.3
1.4
Impedance parameters
Admittance parameters
Hybrid parameters
Inverse Hybrid parameters
Transmission parameters
Inverse Transmission parameters
Transformation of parameters
Interconnection of two port networks
Dependent Sources
Reciprocity
Ideal transformer
Impedance converter
Gyrator
Cascading of two gyrators
3.5
3.6
3.7
3.8
3.9
3.10
5.6
5.7
5.8
5.9
6.7
6.8
6.9
6.10
6.11
The Transistor
6.1.1
Minority Carrier Concentration in a Transistor
The Transistor in Active Region
Current Components in a Transistor
Base Width modulation or The Early Effect
The Transistor As An Amplifier
Transistor Characteristics in Common Base Configuration
6.6.1
Input Characteristics
6.6.2
Output Characteristics
Transistor Characteristics in Common Emitter Configuration
6.7.1
Input Characteristics
6.7.2
Output Characteristics
Common Emitter Current Gain
Common Collector Configuration
Ebers Moll Model Of A Transistor
Maximum Voltage Rating
7.10.1
7.10.2
7.10.3
7.11
Chapter 8
8.1
8.2
8.3
8.4
8.5
8.6
8.7
8.8
8.9
8.10
Operating Point
Operating Point Stability
Stability Factors
Fixed Base Bias
Collector to Base Bias
Self Bias or Emitter Bias
Variation of Operating Point Stability with Simultaneous Variation of ICO, VBE
and
Bias Compensation
8.8.1
Diode Compensation for VBE
8.8.2
Diode Compensation for ICO
Thermistor and Sensistor Compensation
8.9.1
Thermistor Compensation
8.9.2
Sensistor Compensation
Thermal Runaway
8.10.1
Thermal Resistance
8.10.2
Condition to Prevent Thermal Runaway
8.10.3
Thermal Stability
9.4
9.4.3
9.4.4
9.5
9.6
9.7
9.8
9.9
Chapter10
10.1
10.2
10.3
10.4
10.5
10.6
10.7
9.7.1
Source Self Bias
9.7.2
Voltage Divider Biasing
Common Source Amplifier at High Frequencies
Common Drain Amplifier (Source Follower) at High Frequencies
Multistage Amplifiers
Classification of Amplifiers
RC Coupled Amplifier
10.2.1 Frequency Response
10.2.2 Effect of Coupling Capacitor
10.2.3 Effect of Emitter Bye-pass Capacitor
10.2.4 High Frequency Response
Hybrid model For the CE Transistor Amplifier
Class A Power Amplifier
Transformer Coupled Amplifier
Class B Push Pull Amplifier
More about Properties of Amplifiers
10.7.1 Distortion
10.7.2 Noise in Amplifiers
10.7.3 Thermal Noise or Johnson Noise
10.7.4 Shot noise
10.7.5 Noise Figure
11.2
11.3
11.4
11.5
Multimeters
11.1.1 Analog Multimeters
11.1.2 Electronic Multimeters
11.1.3 Digital Multimeters
Cathode Ray Oscilloscope
11.2.1 Cathode Ray tube
11.2.2 Construction
Applications of CRO
11.3.1 Measurement of Voltage and Time Period
11.3.2 Measurement of Phase Difference
Function Generator
Digital Frequency Meter
1
Network Analysis with d. c.
Sources
The components used in electronic circuits may be classified into two categories
namely active and passive compo+nents. Active components are those which can perform
signal processing functions such as signal generation, rectification and amplification.
These components basically are semiconductor diodes, transistors and SCRs etc.
Batteries and generators which supply energy, also fall in the category of active
components. The passive components are those which can not by themselves perform the
above mentioned functions. The basic passive components are resistors, inductors and
capacitors. In this chapter the analysis of electric circuits or networks, consisting of d.c.
sources as the source of energy and other elements like resistors will be discussed using
different methods. In addition different theorems will also be discussed to analyze
complicated networks.
Before discussing the methods of analysis of network, it is necessary to give the
model of the battery or the generator which supply energy to the network.
1.1 Model for a Battery: To discuss the model for the battery, consider a
variable load resistance RL connected to the output terminals of the battery as shown in
figure 1.1. Voltage across the load resistance is measured with the help of a voltmeter V.
The current flowing through the load resistance RL is measured with the help of an
ammeter connected in series with it. By varying the load resistance, the current I flowing
through and the voltage across the load resistance RL is measured. A graph is plotted
between the current I and voltage V as shown in figure (1.2). This is a straight line which
cuts at V0 to the Y-axis and at I0 to the X-axis.
y = mx + C ,
V0
, is the slope of the curve
I0
V0
V
I + V 0 ; 0 has the dimension of resistance represented by R0.
I0
I0
From this circuit, it is clear that the practical battery may be represented by a
voltage source V0 and a resistance R0 in series with it. The resistance R0 is known as
internal resistance, output resistance or source resistance of the battery.
Now put I = 0, i.e., the load resistance is removed from the circuit, then V = V0
and V0 is called as the open circuit voltage of the source. It is in fact the terminal voltage
when no current is drawn from the source. The open circuit voltage when measured with
a voltmeter will draw certain amount of current from the source. Thus open circuit
voltage should be measured with an ideal voltmeter. Similarly, one more conceptual
quantity called the short circuit current may be defined as the current flowing from the
battery, when the external terminals of the battery are short circuited. The short circuit
V0
, since V = 0. This current can only be measured with an
I0
ideal current meter. The ratio of open circuit voltage V0 to the short circuit current I0 is
known as internal resistance of the battery.
From the model of the battery the following inferences can be drawn:
(i)
V0
(R0 + RL )
The output voltage VL is given by:
IL =
VL = I L RL =
V0 R L
=
(R0 + R L )
------ (1.2)
V0
R
(1 + 0 )
RL
------ (1.3)
R0
0 or R0 << R L , then VL = V0 ; the
RL
source will behave like an ideal voltage source. That is the source will said to be a good
source if the internal resistance of the source is small enough than the load resistance.
The ideal voltage source may be defined as follows:
From this equation it clear that if
Ideal voltage source: An ideal voltage source is that source which provides a constant
potential difference between its terminals, irrespective of the current drawn from it. An
ideal voltage source is represented in figure 1.5(a) and its V I relationship in figure
1.5(b).
------ (1.4)
It can be understood from this equation that the load current IL will be equal to the short
R
circuit current, if the L 0 or R L << R 0 ; the source will behave like an ideal
R0
current source. That is the voltage source will act as a good current source if the source
resistance is large enough than the load resistance. The current source is represented as
short circuit current I0 and a source resistance R0 in parallel with it (fig.1.6). The ideal
current source may be defined as follows:
Fig. 1.6
Ideal Current Source: An ideal current source is one which delivers a constant current
in the circuit irrespective of the load connected to it. The V-I relationship of the ideal
current source and its symbolic representation are shown in figure 1.7.
V0
(R0 + RL )
I 0 R0 RL
=
(R0 + RL )
IL =
IL
and
V0
R0
It is, therefore, concluded that the voltage source V0 with a series resistance R0
may be transformed to its equivalent current source I0 and the resistance R0 in parallel
V
with it. The value of current source I0 is given by I 0 = 0 . Similarly, a current source
R0
I0 with a resistance in parallel with it may be transformed to voltage source V0 and a
resistance R0 in series with it. The value of voltage source is given by V 0 = R 0 I 0 .
V0 = R0 I 0
or
I0 =
Example 1.1 A variable load resistance is connected to the terminals of a battery. When
the current flowing in the load is 2A, the voltage across the load resistance is 5.8 volts;
also when the load current is 5A, the voltage across the load resistance is 5.5volts. All the
measurements are made using ideal meters.
Find: (a)
(b)
Solution: (a) Let V0 and R0 are the open circuit voltage and source resistance of the
battery respectively. As per statement of the problem:
(i)
V0 R L
= 5.8
( R0 + R L )
or
RL = 2.9 ;
V0 .(2.9)
= 5.8 or V0 = 2 R0 + 5.8
( R0 + 2.9)
RL' = 1.1 ;
V0 RL'
V0 .(1.1)
= 5.5 or
= 5.5 or V0 = 5 R0 + 5.5
'
( R0 + 1.1)
( R0 + R L )
From these two cases: V0 = 6 volts & R0 = 0.1 .
and
(ii)
The current source equivalent of the values calculated above is given in figure
(1.9). The value of current source I0 = 6 x .1 = 60 mA
Fig. 1.9
1.2 Network analysis: The analysis of the electric circuits or networks which are
formed by interconnecting the sources of electrical energy with other elements like
resistances will now be discussed. Here consider the source of electrical energy as d.c.
source which does not change with time. Simple circuits may be analyzed using well
known Ohms law. Kirchoffs laws may, however, be used to analyze more complicated
circuits. Kirchoff presented two laws namely (i) Kirchoffs Current law (KCL) & (ii)
Kirchoffs voltage law (KVL). These laws are the generalization of Ohms law.
1.2.1 Kirchoffs Current Law (KCL): This law is applicable to any node or
junction of electric circuit. The node or junction in an electric circuit is defined as the
point where more than two elements meet. This law states that the algebraic sum of
currents entering to any node of an electric circuit is zero. The total current entering to a
node must be equal to that leaving it. The sign convention for this law is generally
assumed that the current entering the node is positive while the current leaving the
junction is negative. Mathematically, the law is I = 0 .
Fig. 1.10
This law may further be illustrated by considering the junction P shown in figure
1.10. I1, I2 & I5 are the currents entering the junction which are assumed to be positive
while I3, & I4 are negative, as these are leaving the junction.
So
I1 + I 2 I 3 I 4 + I 5 = 0
or
I1 + I 2 + I 5 = I 3 + I 4
Current leaving = Current entering
1.2.2 Kirchoffs Voltage Law (KVL): This law is applicable to a mesh or loop
of an electric circuit. A mesh or loop is defined as a closed circuit. The Kirchoffs
Voltage law states that the algebraic sum of all the voltage drops in any loop is zero.
The sign convention for applying the KVL to the closed loop is that an arbitrary
reference direction of current in the clock wise direction is assumed. The associated
reference direction across the resistances is marked positive at the tail of the arrow and
negative to head of the arrow. If there is a voltage drop in the circuit, it is assumed to be
positive while it is assumed to be negative for the voltage rise in the circuit.
For applying the KVL, we consider a closed circuit given the figure 1.11
Fig 1.11
From this figure:
or
R1 I + R 2 I V1 + R3 I + V 2 + R4 I = 0
( R1 + R2 + R3 + R4 ) I = V1 V2
From this equation it is clear that any unknown quantity may be calculated if rest
of the quantities is known.
Example 1.2
A voltmeter having the sensitivity of 20K/V is used to measure the
voltage across 50K resistance in the circuit shown in the figure (1.12). The voltmeter is
used in 50volts range.
Calculate
Fig. 1.12
150 x50 K
= 50 volts
(100 + 50) K
Resistance of the voltmeter in 50volt scale is
Rg = 50 x20 K = 1M
When the voltage across 50K resistance is measured, the voltmeter resistance Rg
will also come in parallel with 50K resistance. So the voltage will be measured across
the parallel combination and not across 50 K resistance. Due to which there will be an
error.
Reading of the voltmeter Vm will be equal to the voltage across the parallel
combination. Resistance of the parallel combination is given by:
50 Kx1M
Req =
= 47.6 K
(1M + 50 K )
150 x 47.6
Voltmeter reading Vm =
= 48.36 volts
(100 + 47.6)
Solution:
50 48.36
= 3.28%
50
1.3 Mesh and Node Methods: The practical or general approach of the KVL and
KCL is mesh and node methods. These methods will now be discussed in detail.
1.3.1 Node Method: This method is used to determine the node voltages in the given
network. The different nodes are identified in the network and one node is assumed as
reference node. All other node voltages are then calculated with respect to the reference
node. We find a set of nodal equations, representing one equation for each node. This
method may be illustrated by considering a network shown in figure 1.13.
In this network, there are four independent nodes and one reference node. Let V1,
V2, V3 & V4 are the node voltages at four nodes 1, 2, 3 & 4 respectively, with respect to
reference node. The reference node is grounded (or is at zero potential).
For getting nodal equations, we first of all transform all the voltage sources into
current sources as given in figure 1.14. The source E with a resistance R in series with it
E
is replaced by a current source ( I = ) and the resistance R in parallel with the source.
R
The direction of arrow in the current source will depend upon the sign of voltage source.
As it is well known that the conventional current flows from negative to positive inside
the voltage source, the direction of arrow in the current source will also represent the
inside view of the conventional current in the source.
By applying the Kirchoffs current law to each node (fig. 1.14), we may obtain
the nodal equations as :
V1 V1 V 2 V1 V 4
E
E
= 1 4
+
+
R3
R1
R8
R3
R8
Current leaving the node
= current entering the node
I Node :
or
1
E E
1
1
1
1
+
+ V1 V2 V4 = 1 4 = I1 (say)
R1
R8
R3 R8
R1 R3 R8
V2 V2 V1 V2 V3 E2 E3
+
+
=
+
R2
R1
R4
R2 R4
II Node:
or
III Node:
------ (1.5)
1
E
E
1
1
1
1
V2 V3 = 2 + 3 = I 2 (say)
V1 + +
+
R1
R4
R2 R4
R1 R2 R4
V3 V3 V 2 V3 V 4
E
+
+
= 3
R5
R4
R6
R4
------ (1.6)
or
IV node:
or
1
1
1
1
+
+
V 2 +
R4
R4 R5 R6
E
1
V 3
V 4 = 3 = I 3 (say)
R6
R4
------ (1.7)
V4 V4 V3 V4 V1 E 5 E 4
=
+
+
+
R7
R6
R8
R7 R8
1
E
E
1
1
1
1
V 4 = 5 + 4 = I 4
V1
V 3 +
+
+
R8
R6
R 7 R8
R 6 R 7 R8
(say)
------ (1.8)
If we concentrate on these equations, we may find some more easy method of
writing these nodal equations. For this we rewrite the equation (1.5) as:
(G1 + G3 + G5 )V1 G1V2 G8V4 = I 1
------ (1.9)
where G are the conductances of their resistance values. This equation (1.9) may further
be written in the general form as:
E1 E3
E
E3
current is leaving the node 1
R8
The equations (1.6) to (1.8) may be rewritten in the similar fashion as:
G11
G
21
G31
G 41
G12
G13
G 22
G32
G 23
G33
G 42
G 43
G14 V1 I 1
G 24 V2 I 2
=
G34 V3 I 3
G44 V4 I 4
------ (1.10)
Fig. 1.15
Solution:
Transform the voltage sources of the given network in to their equivalent
current sources as shown in figure (1.16).
[G ][V
We find the matrix equation of the form:
The G and I elements of the two matrices are obtained:
G11 = 4 + 6 = 10 mhos
G12 = 6 mhos
] = [I ]
G13 = 0
G22 = 6 + 8 + 10 = 24 mhos
G23 = 10 mhos
G32 = 10 mhos
G33 = 10 + 12 = 22 mhos
I 2 = 30 + 32 110 = 108 A I 3 = 24 + 110 = 86 A
G21 = 6 mhos
G31 = 0
I 1 = 32 + 30 = 62 A
So we get the matrix as:
0 V1 62
10 6
6 24 10 V = 108
0 10 22 V3 86
V1 =
V2 =
V3 =
108 24 10
86
10 22
62
10
0
6 108 10
0
86
22
10 6
62
6 24 108
0 10 86
1.3.2 Mesh or Loop Method: Loop or Mesh method is used to find the loop
currents in the given network. In the network different loops are first of all identified.
The loop currents are assumed to be flowing in the different loops in the clock wise
direction (reference direction). KVL is then applied to each loop, to get a set of different
equations, the number of which will be equal to the loops present in the network. To
discuss this method, consider a circuit shown in the figure (1.17).
In this figure there are four loops 1, 2, 3 & 4 in which I1, I2, I3 & I4 are assumed to
be the loop currents flowing in the clock wise direction as shown figure. Four loop
equations are obtained by applying KVL to each loop.
R1 ( I 1 I 3 ) + R 2 ( I 1 I 2 ) + E 2 + R 3 I 1 E1 = 0
Loop 1:
or
( R1 + R 2 + R 3 ) I 1 R 2 I 2 R1 I 3 = E1 E 2 = V1 (say)
Loop 2:
R2 ( I 2 I 1 ) + E3 + R4 ( I 2 I 3 ) + R5 ( I 2 I 4 ) E 2 = 0
------- (1.12)
Fig.1.17
or
R 2 I 1 + ( R 2 + R 4 + R 5 ) I 2 R 4 I 3 R 5 I 4 = E 2 E 3 = V 2 (say)
------- (1.13)
Loop 3 E 4 + R8 I 3 + R6 ( I 3 I 4 ) + R 4 ( I 3 I 2 ) E 3 + R1 ( I 3 I 1 ) = 0
or R1 I 1 R 4 I 2 + ( R1 + R4 + R6 + R8 ) I 3 R6 I 4 = E 3 + E 4 = V3 (say) ------(1.14)
loop 4
R6 ( I 4 I 3 ) + E 5 + R7 I 4 + R5 ( I 4 I 2 ) = 0
or
R5 I 2 R 6 I 3 + ( R5 + R 6 + R 7 ) I 4 = E 5 = V 4
These equations in the matrix form may be written as:
( R1 + R2 + R3 )
R2
( R2
R1
R2
R1
+ R4 + R5 )
R4
R4
( R1 + R4 + R6 + R8 )
R5
R6
I 1 V1
I V
2 = 2
I 3 V3
( R5 + R6 + R7 ) I 4 V4
------ (1.16)
0
R5
R6
R11
R
21
R31
R 41
R12
R13
R 22
R32
R 23
R33
R 42
R 43
R14 I 1 V1
R 24 I 2 V 2
=
R34 I 3 V3
R 44 I 4 V 4
------ (1.17)
------ (1.18)
The elements of R or V matrices are directly obtained from the given problem.
The diagonal elements of the [R] matrix are positive and off diagonal elements are
negative. The [R] matrix may be solved for the loop currents by using the Cramers rule.
Example 1.4 Solve for the loop currents in the circuit given below. Values of the
resistances in the circuit are given in ohms.
Fig. 1.18
Solution: To find the loop currents we apply the Loop Method and get the matrix of the
form
[R][I]=[V]
The Rs elements of the network are obtained as:
R11 = 3 + 4 = 7
R12 = 4
R13 = 0
R21 = 4
R31 = 0
V1 = 50 + 84 = 134V
R22 = 4 + 5 + 6 = 15
R23 = 6
R32 = 6
R33 = 6 + 7 = 13
V2 = 114 140 50 = 304V V3 = 8 + 140 = 148V
0 6 13 I 3 148
------ (1.19)
134
I1 =
I3 =
304 15 6
148 6 13
I2 =
134
134[15 x13 (6) x(6)] + 4[(304) x13 (6) x148] 21306 12256
=
= 10 A
905
905
4 304 6
0
148 13
7 4 134
4 15 304
0 6 148
Fig. 1.19
Similarly, I 1'' and I 2'' are two currents in these two loops when only V2 voltage
source is considered and V1 is short circuited (Fig. 1.20 b).
Fig. 1.20(a)
(b)
------ (1.23)
Since [Z] matrix of both the equations (1.22) & (1.23) are same so we may
combine these equations, as:
Z 2 I 1' + I 1" V1
( Z 1 + Z 2 )
------ (1.24)
=
Z
( Z 2 + Z 3 ) I 2' + I 2'' V2
2
Fig. 1.21
Solution: In this circuit first only 12V source is considered and other 8 V source is
replaced by its internal resistance as shown in the figure 1.22. In this way we find the
current following through all the resistances.
Fig. 1.22
The resistance between B & C points is 2 (parallel combination of two 4 resistances).
12
= 2 A from A to B
3 +1+ 2
I'
'
I BC
= AB = 1A
from B to C
2
'
'
I BD
= I BC
= 1A
from B to D
'
DE
'
'
I BD
=
= 0.5 A
2
'
= I DE
= 0.5 A
from D to E
I DF
Current flowing through DF branch is
from D to F
Now other source of 8 volts is considered and 12 volt source is replaced by its
internal resistance as shown in the circuit (fig. 1.23). The resistance between D & E
points is 2 (parallel combination of two 4 resistances).
8
"
Current flowing through DF branch is I DF
=
= 1.33 A from F to D
3 +1+ 2
Current flowing through DE branch is I
"
DE
"
Current flowing through BD branch is I BD
"
I DF
=
= 0.67 A
2
"
= I DE
= 0.67 A
from D to E
from D to B
Fig. 1.23
"
BC
I "AB
'
AB
'
BC
'
BD
'
DE
"
DF
"
I BD
=
= 0.33 A
2
"
= I BC
= 0.33 A
I
+I
I
+I
I
from B to C
from B to A
"
AB
"
BC
= 2 0.33 = 1.67 A
(A to B)
= 1 + 0.33 = 1.33 A
(B to C)
"
BD
"
DE
'
DF
= 1 0.67 = 0.33 A
(B to D)
Network
Fig. 1.24(a)
Fig. 1.24(b)
Proof: To establish Thevenins theorem, a network containing voltage source and
impedances is considered, which is shown in figure (1.25a).
Fig. 1.25
According to this theorem, this network should be equal to a voltage source (V0)
and impedance in series with it, as shown in fig. (1.25b). The load current will be
calculated from both the circuits and will be proved that the two currents are equal.
Applying the loop method to the circuit of figure (1.25 a), we get:
Z3
( Z 1 + Z 3 )
I1 E
=
Z
( Z 2 + Z 3 + Z L ) I L 0
3
------ (1.25)
The value of IL can be calculated from this equation, using Cramers rule:
IL =
or
IL =
(Z1 + Z 3 )
Z3
E
0
(Z1 + Z 3 )
Z3
Z3
(Z 2 + Z 3 + Z L )
EZ 3
( Z 1 + Z 3 )( Z 2 + Z 3 + Z L ) Z 32
E.Z 3
Z1 Z 2 + Z1 Z 3 + Z1 Z L + Z 2 Z 3 + Z 3 Z L
------ (1.26)
We now calculate the value of open circuit voltage V0 across AB terminals and
Thevenins impedance Z0 from the figure (1.25a), after removing the load impedance ZL
E
as:
V0 =
.Z 3
(Z1 + Z 3 )
and
Z 0 = Z 2 + Z1 Z 3
Z1Z 3
Z Z + Z 2 Z 3 + Z1 Z 3
= 1 2
Z1 + Z 3
Z1 + Z 3
The load current IL may be obtained from the fig. (1.25b) as:
V0
E.Z 3 ( Z1 + Z 3 )
IL =
=
Z 0 + Z L (Z 1 Z 2 + Z 2 Z 3 + Z1 Z 3 + Z1 Z L + Z 3 Z L ) (Z 1 + Z 3 )
= Z2 +
E.Z 3
Z 1 Z 2 + Z 1 Z 3 + Z1 Z L + Z 2 Z 3 + Z 3 Z L
------ (1.27)
From the equations (1.26) & (1.27), we see that the value of IL is the same, as
calculated from both the circuits (Fig. 1.25a & 1.25 b).
Hence the theorem is proved.
Example 1.6
Fig. 1.26
of figure (1.26) and then calculate the current flowing through the load resistance RL
connected between XY terminals.
Solution: We are to find the open circuit voltage across XY terminals and the resistance
across these two terminals when the sources have been replaced with their internal
resistances. To find the voltage across XY terminals we may use loop method, and get
the current flowing through these terminals removing the load resistance. Let I1 and I2 are
the two current in the two loops as shown in fig. (1.27).
Fig. 1.27
The loop equation is given by:
or
[R][I ] = [V ]
16 8 I 1 16
8 20 I = 4
2
16
and I 2 =
16
8 4
16
[64 + 16 x8] 64
=
= 0.25mA
[16 x 20 64] 256
8 20
(Resistance values are in Kilo-ohms hence current is in mA)
VXY = 0.25mA x 8 K =2 Volts
------- ( 1.28)
Thevenins
resistance
R XY = [(8K 8 K ) + 4k ] 8 K = 8K 8 K = 4 K
(All
the
Fig. 1.28
The load current is given by: I L =
2Volts
= 0.25mA .
(4 K + 4 K )
1.4.3 Nortons Theorem: Any network containing impedances and sources (voltage
and / or current sources) can be replaced with a current
Network
(a)
Fig. 1.29
source I0 and an impedance Z0 in Parallel with it. The value of current source I0 is the
short circuit current obtained at the output terminals of the network, Z0 is the impedance
at its output terminals replacing all the sources with their internal impedances. According
to this theorem, any network containing sources and impedances (ref. figure 1.29a) can
be replaced by a circuit shown in fig.(1.29 b).
Proof:
To illustrate Nortons theorem, a network containing voltage source and
impedances is considered, which is shown in figure (1.30a).
As
Fig. 1.30
discussed earlier, this network should be equal to a current source (I0) and impedance
(Z0) in parallel with it (ref. fig. 1.30 b). Nortons theorem will be proved if the load
current calculated from both the circuits is equal.
Applying the loop method to the circuit of figure (1.30 a), it is obtained as:
Z3
( Z 1 + Z 3 )
I1 E
Z
I = 0
(
Z
+
Z
+
Z
)
3
2
3
L L
------ (1.29)
IL =
IL =
or
(Z1 + Z 3 )
Z3
E
0
(Z1 + Z 3 )
Z3
Z3
(Z 2 + Z 3 + Z L )
EZ 3
( Z 1 + Z 3 )( Z 2 + Z 3 + Z L ) Z 32
E.Z 3
Z1 Z 2 + Z1 Z 3 + Z1 Z L + Z 2 Z 3 + Z 3 Z L
------ (1.30)
Now the short circuit current I0 will be calculated by short circuiting the output
terminals as shown in figure (1.31). Loop method may be used to calculate the short
circuit current I0.
Fig. 1.31
Loop equations are given by:
( Z 1 + Z 3 )
Z
3
Z 3 I1 E
=
( Z 2 + Z 3 ) I 0 0
(Z1 + Z 3 ) E
Z3
0
EZ 3
I0 =
=
(Z1 + Z 3 )
Z3
( Z 1 + Z 3 )( Z 2 + Z 3 ) Z 32
Z3
(Z 2 + Z 3 )
or
I0 =
E.Z 3
Z1 Z 2 + Z1 Z 3 + Z1 Z L + Z 2 Z 3
------ (1.31)
Z 0 = Z 2 + Z1 Z 3
Z1Z 3
Z Z + Z 2 Z 3 + Z1 Z 3
= 1 2
------ (1.32)
Z1 + Z 3
Z1 + Z 3
The load current can also be calculated using the Nortons equivalent circuit (fig.
1.30 b) as:
Z 0 .Z L
I0
Z0I0
IL =
=
------ (1.33)
(Z 0 + Z L ) Z L
(Z 0 + Z L )
Putting the values of Z0 and I0 from the equations (1.32) & (1.31) in equation
(1.33) we get the value of IL as:
= Z2 +
IL =
E.Z 3
Z1 Z 2 + Z1 Z 3 + Z1 Z L + Z 2 Z 3 + Z 3 Z L
, which is same as
calculated directly from the given network. This proves the Nortons theorem.
Thevenins and Nortons equivalent circuit of a given network produces same
amount of current and voltage in the load impedance. Hence these theorems are the dual
of each other. Therefore, either of the two theorems can be applied for the network
analysis.
Example 1.7 Draw Nortons equivalent of the network and find the current in 2
resistance connected between AB branch in the figure (1.32).
Fig. 1.32
Solution: To draw the Nortons equivalent, the short circuit current in AB branch is
obtained by short circuiting these terminals as shown in figure (1.33). In this figure the
short circuit current will be I2 which may be obtained by the loop method.
Fig. 1.33
9 3 I 1 6
3 4 I = 3
2
9 6
3 3
27 + 18 45 5
And I2 is given by: I 2 =
=
=
= A
9 3
36 9 27 3
3 4
The resistance R0 is measured at the output terminals, removing the 2 resistance
between AB branch and short circuiting the voltage sources in the network.
3x6
= 3 . The Nortons equivalent is, therefore, shown in figure (1.34).
R0 = 1 +
3+6
Fig. 1.34
The required current IL through 2 resistance is given by:
5 2 x3 1 2
IL = .
. = A
3 2+3 3 3
1.4.4 Reciprocity Theorem: This theorem states that when an ideal voltage source
is applied to one loop of the given network of linear impedances, produces a current in
the second loop, then the same amount of current will be produced in the first loop of the
given network if that ideal voltage source is applied to the second loop.
Proof:
Fig. 1.35
which an ideal voltage source V is introduced in loop 1 and current I2 is produced in loop
2. Again, we introduce the ideal voltage source V in the loop 2 and I 1' current is produced
in loop 1 as shown in figure (1.36).
Fig. 1.36
According to this theorem, I 2 = I 1' .
To prove this we find the current I2 from figure (1.35). For this loop method is
applied to get the loop equations which are given the matrix form as:
Z3
(Z1 + Z 2 + Z 3 )
I1 V
I = 0
Z
(
Z
+
Z
+
Z
)
3
3
4
5 2
------ (1.34)
( Z1 + Z 2 + Z 3 ) V
Z3
0
Z 3 .V
I2 =
=
( Z1 + Z 2 + Z 3 )
Z3
(Z1 + Z 2 + Z 3 )(Z 3 + Z 4 + Z 5 ) Z 32
Z3
(Z 3 + Z 4 + Z 5)
------ (1.35)
Similarly, we get the mesh equations in the matrix form from the fig. (1.36)
Z3
(Z1 + Z 2 + Z 3 )
I1' 0
=
Z3
(Z 3 + Z 4 + Z 5 ) I 2' V
------ (1.36)
0
Z3
V (Z3 + Z 4 + Z 5 )
Z 3 .V
I1' =
=
( Z1 + Z 2 + Z 3 )
Z3
( Z1 + Z 2 + Z 3 )(Z 3 + Z 4 + Z 5 ) Z 32
Z3
( Z 3 + Z 4 + Z 5)
------ (1.37)
Fig. 1.37
Solution: We find the current I3 in the third loop using loop method, when 20 V source is
connected in the first loop.
0 I 1 20
30 10
10 40 10 I = 0
2
0
10 30 I 3 0
10 20
I3 =
30
10 40
0
10
30
10
0
0
0
------- (1.38)
10 40 10
0
10 30
Now we apply the source in the third loop as given in the figure (1.38) and find
the current I 1' in the first loop as:
Fig. 1.38
I 1' =
10
40
10
20 10
30
30
10
10
40
10
10
30
Here
0 + 10[200]
2000 1
=
=
= 67mA
30[40 x30 100] + 10[(10) x30] + 0 30000 15
V Y
I =1
N
Y
I =1
Fig. 1.39
and
Zm =
1
1
, and Y are the admittances ( Z = ).
Y1 + Y2 + Y3 + .... + YN
Y
Proof: We replace each voltage source with its impedance in series, with current
source and its impedance in parallel as shown in figure (1.40 a).
Fig. 1.40
The short circuit current Im is given by: I m = I 1 + I 2 + I 3 + .... + I n
Im =
V1 V2 V3
V
+
+
+ ..... + N
Z1 Z 2 Z 3
ZN
N
------- (1.39)
I =1
Impedance Zm at the output terminals when all the sources have been removed and output
is open, is given by:
1
1
1
1
1
=
+
+
+ .... +
Z m Z1 Z 2 Z 3
ZN
N
Ym = Y1 + Y2 + Y3 + ... + YN = YI
or
I =1
1
=
Ym
Zm =
or
------- (1.40)
Y
I =1
The Nortons equivalent of this network is given in figure (1.40b), which may
further be converted to its Thevenins equivalent. The Thevenins voltage Vm is given by:
N
V m = I m .Z m
I
= m =
Ym
V Y
I =1
N
Y
I =1
and Zm is given by the equation (1.40). The Thevenins equivalent will be as shown in
figure (1.39 b).
Hence Millmans theorem is proved.
Example 1.9 Calculate the load current IL In the circuit of figure (1.41), using Millmans
theorem.
Fig. 1.41
Solution: According to Millmans theorem, the given circuit may be represented by a
voltage source V and an impedance Z in series with it as shown in figure (1.42).
The value of V is given by:
1 4 5 6 + 16 15
+
V1Y1 + V2Y2 + V3Y3 2 3 4
7
12
V=
=
=
= volts
1 1 1
6+4+3
Y1 + Y2 + Y3
13
+ +
2 3 4
12
1
1
1
12
Z=
=
=
=
Y1 + Y2 + Y3 1 1 1 6 + 4 + 3 13
+ +
2 3 4
12
Fig. 1.42
The current IL is given by:
IL =
7 / 13
7
=
= 25.7 mA
(12 / 13) + 20 273
1.4.6 Maximum Power Transfer Theorem: This theorem states that when a
voltage source is connected to load impedance, then maximum power will be transferred
from the voltage source to the load impedance, if load impedance is equal to the complex
conjugate of source impedance.
Proof: Let us consider an a.c. voltage source VS (having ZS as source impedance) is
connected to a load impedance ZL as shown in figure (1.43).
It is now to be proved that the maximum power will be transferred from source VS to load
impedance ZS if
Z L = Z S*
------ (1.41)
We know Z S = RS + jX S and Z L = R L + jX L
where RS & RL are the resistive parts of ZS & ZL respectively and XS & XL
Fig. 1.43
are their corresponding reactive parts.
IL =
VS
VS
=
( Z S + Z L ) ( RS + R L ) + j ( X S + X L )
------ (1.42)
VL = I l .Z L =
Voltage across ZL is :
VS . .( R L + jX L )
[ RS + RL ) + j ( X S + X L )]
So
VS2 ( RL + jX L )
[( RS + R L ) 2 + ( X S + X L ) 2 ]
VS2 R L
( RS + R L ) 2 + ( X S + X L ) 2
------ (1.43)
To find the condition for maximum power delivered to the load, first
differentiation of power P is put equal to zero. Here power varies with load resistance RL
and also with load reactance XL. The variation of power with XL (keeping RL constant) is
first considered.
dP
We find
and put it equal to zero.
dX L
2V S2 R L ( X L + X S )
dP
=
dX l
( RL + RS ) 2 + ( X L + X S ) 2
=0
------ (1.44)
VS2 .RL
( RS + R L ) 2
------ (1.45)
dP
and put it equal to
dRL
zero as:
or
or
The left hand side of this equation will be zero when either VS = 0
or
2
L
[ R S2 R L2 ] = 0 or RS = RL.
Thus the power delivered to the load will be maximum when the resistive part of
the load impedance are equal to the resistive part of the source impedance; also reactance
of the load impedance must be equal but opposite in sign to the reactance of the source
impedance.
i.e.
RL + j X L = RS - j X S
or Z L = Z S
In other words one can say that the maximum power will be delivered to the load
impedance, when load impedance is equal to the complex conjugate of source impedance.
This was to be proved.
*
Fig. 1.44
Solution: This circuit is replaced into its Nortons equivalent form. For this find short
circuit current by short circuiting the AB terminals as shown in figure (1.45). Short
circuit current may be obtained using Superposition theorem.
(i)
Consider only current source of 3 A, and 30 V source is shorted, the short circuit
3 Ax5
current I is given by:
I' =
= 1.5 A
10
(ii)
Consider only 30V source, and 3A source is open circuited, we get the short
30V
circuit current I as: I " =
= 1.5 A
10 + 10
Net short circuit current I0 is given by:
I 0 = I ' + I " = 1.5 + 1.5 = 3 A
Fig. 1.45
The open circuit resistance RS (across AB terminals) is obtained by short circuiting the
voltage source and open circuiting the current source as:
R S = 10 + 10 = 20 .
Fig. 1.46
The value of RL for maximum power transfer should equal to source resistance RS. So
V2
(60) 2
RL=20 and maximum power Pmax = 0 =
= 45Watt
4 R L 4 x 20
1.4.7 Star Delta Conversion: Some times network analysis becomes simple if T
network (ref. figure 1.47 a) is converted to network (ref. figure 1.47 b) and vice versa. T Network may be redrawn as a star network
Fig. 1.47
or Y network and network may be redrawn as mesh or delta (i.e. ) network as
shown in figure (1.48). So this conversion is known as star to delta and vice versa (or T to
and vice versa).
(a)
(b)
Fig. 1.48
(i) Delta to Star conversion: Consider a delta network and a star network shown in
figure (1.48). The two networks will said to be equal if the impedance offered between
any two points of one network is equal to impedance offered between the corresponding
two points of the other network.
Impedance offered between 1 & 2 terminals of star network (fig. 1.48a) is given
by:
Z 12 = Z1 + Z 2
Impedance offered between 1 & 3 terminals of star network (fig. 1.48 a) is given by:
Z 13 = Z 1 + Z 3
Impedance offered between 2 & 3 terminals of star network (fig. 1.48a) is given
by:
Z 23 = Z 2 + Z 3
Similarly, Impedance offered between 1 & 2 terminals of delta network (fig. 1.48
(Z ' + Z ' )Z '
b) is given by: Z 12' = Z 3' ( Z 1' + Z 2' ) = ' 1 ' 2 3'
Z1 + Z 2 + Z 3
by:
Impedance offered between 1 & 3 terminals of delta network (fig. 1.48 b) is given
(Z ' + Z ' )Z '
Z 13' = Z 2' ( Z 1' + Z 3' ) = ' 1 ' 3 2'
Z1 + Z 2 + Z 3
Z1 + Z 2 =
------ (1.46)
Z1 + Z 3 =
------ (1.47)
Z2 + Z3 =
----- (1.48)
Adding equations (1.46) & (1.47) and subtracting (1.48) from it we get:
2Z1 =
or
get:
1
Z 1' Z 3' + Z 2' Z 3' + Z 1' Z 2' + Z 2' Z 3' Z 1' Z 2' Z 1' Z 3'
( Z + Z 2' + Z 3' )
'
1
Z1 =
1
Z 2' Z 3'
'
'
(Z + Z 2 + Z 3 )
'
1
------ (1.49)
Similarly, adding equations (1.46) & (1.48) and subtracting (1.47) from it we
1
------ ( 1.50)
Z2 =
Z 1' Z 3'
'
'
'
(Z1 + Z 2 + Z 3 )
Also, adding equations (1.47) & (1.48) and subtracting ( 1.46) from it, we get:
1
------ (1.51)
Z3 =
Z 1' Z 2'
'
( Z 1 + Z 2' + Z 3' )
These three equations give the values of impedances of star network in terms of
the impedances of delta network. The converted star network of the given delta network
may be shown by the dotted lines in figure (1.49).
Fig. 1.49
From this figure it is clear that the arms of the star network are obtained by
multiplying the impedances of adjacent arms of delta network divided by the sum of all
the impedances connected in the delta network.
(ii) Star to Delta Conversion:
From the equations (1.49) to (1.51) obtained above,
we may get impedances of the Delta network in terms of impedances of star network.
This can be done by multiplying the three equations as:
Z1Z 2 + Z1Z3 + Z 2 Z3 =
or
1
Z1' Z 2' (Z3' ) 2 + Z1' Z3' (Z 2' ) 2 + Z 2' Z3' (Z1' ) 2
'
' 2
(Z + Z 2 + Z 3 )
'
1
------ ( 1.52)
Z 2' =
Z1Z 2 + Z1 Z 2 + Z 2 Z 3
Z2
Fig. 1.50
From this figure it is clear that the arms of the delta network are obtained by getting the
factor Z 1 Z 2 of the star network divided by the impedance of the opposite arm in the
star network.
Problems:
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
14.
15.
16.
17.
18.
19.
20.
21.
Using the node method find the value of current I flowing through 6 resistance
in the circuit given below.
22.
Using Millmans theorem, find the value of current flowing through 1 resistance
in the given circuit.
(Ans. 1.33 A)
23.
24.
In the circuit shown below, find the current flowing through the load resistance
RL of 10. For what value of RL, the power delivered to the load is maximum?
Also compute the maximum power.
(Ans. 0.48A, 73.3 , 5.45watt)
25.
26.
Apply Superposition theorem to find the voltage across AB branch in the given
circuit. Verify the result using Loop method also.
(Ans. 10 volts)
27.
28.
29.
Consider the circuit shown below. Determine total impedance of the circuit,
current I flowing through the circuit, power delivered by the source.
(Ans. 5.86, 3.41A, 68.1Watt)
30.
31.
Find the value of RL for which power delivered to it, is maximum as in the figure
given below. Determine the maximum power.
(Ans. RL=5, Pmax=80Watt)
32.
Find the current flowing through RL in the network given below, using
Thevenins theorem.
(Ans. 9/5A)
33.
34.
In problem 33, if the values of the voltage sources are doubled than show that the
loop currents are also doubled.
Find the current I flowing through 8K resistance in the circuit shown in the
figure. Use loop method to solve the problem.
(Ans. 2mA)
35.
36.
(Ans. V0 = 6V, R0 = 9)
37.
Define Nortons theorem and calculate the current flowing through 1 resistance
connected between AB terminals of the circuit shown below.
(Ans. 5A)
38.
(Ans. 2A)
_____
2
Two Port Network
A network contains active and passive elements connected in the form of a circuit.
Usually, a network has one pair of terminals for Input and other pair for the output. A pair of
Input terminals of the network is called as Input port and the pair of the output terminals is called
as the output port. Such a network is called as two port network. If the elements in the network
are linear, the network is known as linear two port network. To understand the characteristics or
to analyse a linear two port network, consider a black box as shown in figure 2.1. The 1, 1
terminals of the black box is known as input port and 2, 2 terminals is known as output port.
Fig. 2.1
In this network V1, I1 are the Input voltage and current; and V2, I2 are the output voltage
and current. Any pair of variables may be arbitrarily chosen as independent variables, and other
variables (dependent variables) may be obtained as a function of independent variables that is
dependents variables may assumed to be the functions of independent variables.
------
(2.1)
dV
dV
V1
V1
dI 1 +
dI 2
I1
I 2
V2
V2
=
dI 1 +
dI 2 ------ (2.2)
I1
I2
The partial derivatives in these equations become constant with operation over linear
region of the device curve with constant slope.
The equations may, therefore, be written as:
V1 = Z
I1 + Z
11
12
V 2 = Z 21 I 1 + Z 22 I 2
------
(2.3)
V1 Z 11
V = Z
2 21
Z 12 I 1
Z 22 I 2
------ (2.4)
Where Zs are the impedance (resistance for d. c.) parameters, which may be defined as:
11
V1
I1
=0
12
V1
I2
21
V 2
I1
= 0
22
V
I
2
2
Fig. 2.2
2.2 Admittance Parameters: The admittance parameters of a linear two port network
may also be defined in the similar fashion as the impedance parameters discussed above. In the
admittance parameters, variables V1 & V2 are assumed independent variables and I1 & I2 as the
dependent variables. The dependent variables I1 & I2 may be defined as a linear function of
Independent variables V1 & V2 as
I1 = f1 ( V1, V2 )
I2 = f2 ( V1, V2 )
------- (2.5)
I1 = Y11V1 + Y12V2
and
I 2 = Y21V1 + Y22V2
------- (2.6)
I 1 Y11
I = Y
2 21
Y12 V1
Y22 V 2
------ (2.7)
Where Ys are the admittance (conductance for d. c.) parameters, which may be defined as :
Y 11 =
I1
V1
= 0
Y 12
I1
V 2
= 0
21
I2
V1
= 0
and
I
V
22
= 0
Fig. 2.3
V1 = H 11 I 1 + H 12 V 2
I2 = H
21
I1 + H
V1 H 11
I = H
2 21
where
V1
I1
11
V2
-------- (2.8)
H 12 I 1
H 22 V 2
------- (2.9)
22
= 0
12
V
V
21
I2
I1
= 0
22
I
V
2
2
Fig. 2.4
'
I1 = H
V2 = H
where
'
11
V1 + H
'
12
I2
V1 + H
'
22
I2
------ (2.10)
H 12' V1
'
H 22
I2
------ (2.11)
'
21
I 1 H 11'
V = '
2 H 21
I1
H 11' =
V1
H
H
'
12
'
21
'
22
=
=
I1
I2
V
V
V
I
= 0
= 0
2
1
= 0
2
2
= 0
The equivalent circuit of the network using H ' - parameters are given in figure 2.5.
Fig. (2.5)
V 1 = AV 2 BI 2
I 1 = CV 2 DI 2
V1 A B V2
I = C D I
2
1
------ (2.12)
------ (2.13)
V1
V 2
A =
V1
I
B =
I1
V 2
= 0
= 0
,
I
I1
I
= 0
, is
2
short
= 0
V 2 = A 'V1 B ' I 1
I 2 = C 'V 1 D ' I 1
V 2 A '
I = '
2 C
where
A
B
'
'
V 2
V1
------- (2.14)
B ' V1
D ' I1
------ (2.15)
V 2
I1
= 0
Example 2.1
I
V
'
'
I1
= 0
Fig. (2.6)
Solution: 1.
(i)
Z - Parameters
Z 11 =
V1
I1
V1
I2
(ii)
Z 12 =
So
V1 = Z3 I2
or
(iii)
V2
I1
V1=I1(Z1+Z3)
or
Z11 =
I1 = 0
V1
= Z
I2
To find Z21, output port is open circuited (I2 = 0), the voltage
I2 =0
V1
= Z1 + Z3
I1
Z12 =
Z 21 =
so
Z21 =
V2
= Z
I1
(iv)
So
22
V2
I2
V2 = I2 (Z2 + Z3)
Z22 =
V
I
= Z
+ Z
2. H-Parameters:
(i)
H 11 =
V1
I1
Fig. 2.7
V 1 = I 1 [Z 1 + Z 2 Z 3 ]
So
H 11 =
(ii) H
12
V1
V2
Z Z + Z1Z 3 + Z 2 Z 3
V1
= 1 2
I1
Z2 + Z3
Since I1 = 0, so the voltage across Z3 will be equal to voltage
I1 = 0
H 12 =
Z3
V1
=
V2
Z2 + Z3
Fig. (2.8)
(iii)
21
I2
I1
Fig.2.9
Voltage across AB points is
V AB = I 1 [Z 2 Z 3 ] =
or
(iv) H 22 =
So
I2
V2
Z2Z3
I1
Z2 + Z3
I2 =
V AB
Z 3 I1
=
Z2
(Z 2 + Z 3 )
H 21 =
I2
Z3
=
I1
(Z 2 + Z 3 )
V2 = I2 (Z2+Z3)
H 22 =
or
I2
1
=
V2
Z2 + Z3
Fig. 2.10
Solution: ( i )
H 11' =
I1
V1
I 2 =0
V 1 = I 1 [Z 1 ( Z
+ Z 3 )]
Z (Z 2 + Z 3 )
V1 = I 1 1
Z1 + Z 2 + Z 3
I
Z + Z2 + Z3
H 11' = 1 = 1
V1
Z 1Z 2 + Z 1Z 3
or
or
Fig. 2.11
H 12' =
(ii)
I1
I2
V2 = 0
Z2Z3
V
I1 = 2
) and
Z2 + Z3
Z3
Combining these two equations, we get
Z2
I
Z2
I1 =
I 2 or H 12' = 1 =
(Z 2 + Z 3 )
I2
Z2 + Z3
V2 = I 2 (
H 21' =
(iii)
V2
V1
given by:
V2 =
V1
Z 2 or
(Z 2 + Z 3 )
H 22' =
(iv)
V2
I2
'
H 21
=
V2
Z2
=
V1 ( Z 2 + Z 3 )
V2 = I2
Z 2Z3
Z2 + Z3
or
H 22' =
V2
Z2Z3
=
I2
Z2 + Z3
Example 2.3
Find the transmission Parameters of the network given in figure 2.12. The
network is excited by a sinusoidal signal of 104 radians /sec.
Fig 2.12
Solution:
Since the network is excited by a sinusoidal signal of frequency 104 radians / sec,
1
1
=
= 100
4
C 10 x1 x10 6
So the network is replaced by the Impedance of 100 each as given in the figure 2.13
Fig. 2.13
The transmission parameters of this network may be obtained as follows:
(i)
A =
V1
V2
as
V AB = I 1 (100 200 ) = I 1 (
and
V 2 =
or
200
)
3
V AB x 100
V
= AB
(100 + 100 )
2
= I1 (
100
)
3
V1 = I1 (
500
)
3
.. (2.16)
]=
200
I 1 100 +
3
(2.17)
V 1 = 5V
B =
(ii)
V1
I2
network as:
Fig. 2.14
V XY
and
100
I
V XY = I 1 (100 100 ) = I 1 ( 50 ) or I 2 = 1
2
However
V 1 = I 1 [100 + 50 ] = 150 I 1
V 1 = 150 x 2 I 2 = 300 I2
V1
B =
= 300
I2
I2 =
(iii)
I
V
1
2
C =
= 0
V2 = I1
100
3
I1
3
=
mhos
V2
100
(iv)
D=
I1
I2
I2 =
I1
2
or
D =
I1
=2
I2
2.7 Transformation of Parameters: For a given linear two port network sometimes one
type of parameters is calculated, by considering the suitable independent as well as dependent
variables. But for many reasons, other type of parameters also required; which may be calculated
V1 = Z
11
V2 = Z
21
I1 + Z
I1 + Z
12
22
I2
------- (2.18)
-------- (2.19)
I 1 = Y 11 V 1 + Y 12 V
------ (2.20)
I 2 = Y 21 V 1 + Y 22 V 2
------ (2.21)
I1 =
Z
1
V1 12 I 2
Z 11
Z 11
------ (2.22)
I2 =
1
Z
V 2 21 I 1
Z 22
Z 22
------ (2.23)
Z
Z
1
1
V1 12 (
V 2 21 I 1 )
Z 11
Z 11 Z 22
Z 22
Z Z Z 12 Z 21
Z 12
1
I 1 ( 11 22
)=
V1
V2
Z 11 Z 22
Z 11
Z 22 Z 22
I1 =
or
I1 =
Z 22
Z12
V1
V2
( Z11 Z 22 Z12 Z 21 )
Z11 Z 22 Z12 Z 21
------ (2.24)
Z
Z
1
1
V 2 21 (
V 1 12 I 2 )
Z 22
Z 22 Z 11
Z 11
Z Z Z 12 Z 21
Z 21
1
I 2 ( 11 22
)=
V2
V1
Z 11 Z 22
Z 22
Z 11 Z 22
I2 =
or
I2 =
Z 21
Z 11
V1 +
V2
( Z 11 Z 22 Z 12 Z 21 )
Z 11 Z 22 Z 12 Z 21
------ (2.25)
Comparing the coefficients of V1 and V2 in equations (2.24) and (2.25) with (2.20) and
(2.21) respectively we get
Z 22
Z 11 Z 22 Z 12 Z 21
Z 21
Y21 =
Z11 Z 22 Z12 Z 21
Y11 =
Z 12
Z 11 Z 22 Z 12 Z 21
Z11
Y22 =
Z 11 Z 22 Z12 Z 21
Y12 =
------ (2.26)
The transformation of different parameters is shown in the form of a Table given below.
Table 2.1 Transformation of parameters:
Y
H
H
T
'
Y 22
Y12
H H 12
H 12
1
'
H 22 H 22
Y
Y
H 11
H 11'
'
Y 21 Y11
H 21
1
H 21
H '
Y
Y
H 22
H 22
H 11'
H 11'
[Z ]
[Y ]
[H]
[H ]
'
[T ]
[T ]
'
Where
Z11
Z12
Z 21
Z 22
Z 22
Z
Z 12
Z
Z 21
Z
1
H 11
H 12
H 11
Y22
H 21
H 11
H
H 11
Y11 Y12
Z 11
Y21
Z
A
C
1
C
H '
H 22'
H 12' D
B
'
H 22
'
H 21
'
H 22
1
'
H 22
T
C
D
C
D' 1
C' C'
T ' A '
C' C'
T
B
A'
B'
1
B
A
B
1
B'
T '
B'
D'
B'
'
H 22
H 12'
H '
H '
'
H 21
H 11'
H '
H '
B
D
1
D
T
D
C
D
B'
1
'
A
A'
T ' C '
A'
A'
H 12
H
H11'
H12'
C
A
T
A
C'
D'
1
D'
H 21
H
H 11
H
'
H 21
'
H 22
1
A
B
A
T '
D'
B'
D'
H
H 21
H 11
H 21
1
'
H 21
'
H 22
'
H 21
A B
D'
T '
B'
T '
H 11'
'
H 21
H '
'
H 21
C'
T '
A'
T '
Z Z12
Z 22 Z 22
Z 21
1
Z 22
Z 22
1
Y11
Y21
Y11
Y12
Y11
Y
Y11
H11
H12
H 21
H 22
1 Z12
Z11 Z11
Z21 Z
Z11 Z11
Y Y12
Y22 Y22
Y21 1
Y22 Y22
H 22
H
Z 11
Z 21
Z Y 22
Z 21 Y 21
1
Y 21
1
Z 21
Z 22 Y
Z 21 Y21
Y11
Y21
H22 1
H21 H21
Z 22
Z 12
Z Y11
Z 12 Y12
Z11 Y
Z12
Y12
1
Y12
1
H 12
1
Z12
T'
H 11
H 12
Y22 H22 H
Y12 H12 H12
Z = Z 11 Z 22 Z 12 Z 21
H = H11H 22 H12 H 21
T = AD BC
H '
H 12'
H11'
H12'
'
H 22
H 12'
1
H12'
D
T
C
T
B
T
A
T
Y = Y11Y22 Y12Y21
'
'
H ' = H 11' H 22
H 12' H 21
T ' = A ' D ' B ' C '
A'
C
B
'
'
'
Example 2.4 Determine the Z-parameters of the symmetric lattice network given in Fig. (2.15)
and then transform them to Y-parameters.
Fig. 2.15
Solution:
Z-Parameters:
The network shown in figure is symmetric lattice since all the
terminals of the network are connected to Z1 & Z2 impedances. For simplicity the network may
be redrawn as shown in fig. (2.16).
Fig. 2.16
The Z-parameters may be calculated as follows:
Z 11 =
V1
I1
1, 4, 2 branch. i.e. I1/2 current will flow in both the two branches.
So
V1 =
Z
I1
(Z1 + Z 2 )
2
22
V
I
or
Z 11 =
V1 Z 1 + Z 2
=
2
I1
2
2
I1 = 0
V2 =
Therefore
Z 12 =
V1
I2
I2
(Z1 + Z2 )
2
or
Z 22 =
V2 Z 1 + Z 2
=
I2
2
(2.17).
Fig. 2.17
Voltage V1, which is the algebraic sum of voltages across Z1 & Z2, is given by:
I
I
V
Z Z1
V1 = 2 Z 1 + 2 Z 2
Z 12 = 1 = 2
or
2
2
2
I2
Z 21 =
V2
I1
V2 =
I1
I
Z1 + 1 Z 2
2
2
or
Z 21 =
V2
Z Z1
= 2
I1
2
Y-parameters: We have calculated Z-parameters of the symmetric lattice network, which may
be transformed in to Y-parameters. From the table 2.1 Y -parameters in terms of Z- parameters
are given by:
Z 22
Z
Z
Z
, Y 22 = 11 , Y12 = 12 and Y 21 = 21
Z
Z
Z
Z
Where Z = Z 11 Z 22 Z 12 Z 21 putting the values of Z-parameters as calculated above we
Z + Z2 2
Z Z1 2 1 2
get Z = ( 1
) ( 2
) = Z 1 + Z 22 + 2 Z 1 Z 2 Z 22 Z 12 Z 1 Z 2
2
2
4
= Z1Z 2
Y 11 =
So Y11 =
Z 22 ( Z 1 + Z 2 ) / 2 Z 1 + Z 2
=
=
= Y22 since Z11=Z22
Z
Z1Z 2
2Z1Z 2
Y12 =
Z12
(Z Z1 ) / 2 Z1 Z 2
= 2
=
= Y21
Z
Z1 Z 2
2 Z1 Z 2
since Z12=Z21
Example 2.5 The Z-parameters of a linear two port network are Z11 = 40 , Z12 =Z21= 20
and Z22 = 30 . Compute the transmission parameters of the network.
Solution: The network equation using Z-parameters are given by:
V 1 = 40 I 1 + 20 I 2
V 2 = 20 I 1 + 30 I 2
The T-parameter equations are given by:
V1 = AV 2 BI 2
I 1 = CV 2 DI
------ (2.27)
------ (2.28)
------ (2.29)
------ (2.30)
The equations (2.27) & (2.28) may be converted in the form of equations (2.29) & (2.30)
respectively.
40 (V 2 30 I 2 )
V1 =
+ 20 I 2
20
or
------ (2.31)
V1 = 2V 2 40 I 2
V
3
I1 = 2 I 2
------ (2.32)
and
20 2
Comparing eqs. (2.31) & (2.32) with eqs. (2.29) & (2.30) respectively, the required
parameters are given as:
B = 40
C = 1/20 mhos
D = 3/2
A=2
2
P1
P2
Fig.2.18
(i) Cascade connection of two networks: The two networks are said to be connected in
cascaded mode, if the output of one network is connected to the Input of other network as shown
in the figure (2.19). The overall parameters of the network may be obtained as follows:
Fig. 2.19
The T-parameter equations of the two networks P1 and P2 are given by:
V 1 A1 B 1 V 2
I = C
1 1 D1 I 2
B 2 V 2'
V 1 '
A2
------ (2.33)
' =
D 2 I 2'
C 2
I1
'
Since V2 = V 1 ' and I2 = I 1 so the matrix equation (2.33) may be rewritten as:
B 2 V 2'
V2
A2
------ (2.34)
=
I
C
D 2 I 2'
2
2
From equations (2.33) and (2.34) we get the overall parameters of the cascaded networks:
B1 A2
B2 V2
V 1
A1
------ (2.35)
I = C
D 2 I 2
1
1 D1 C 2
From this equation it is clear that the overall [T ] parameters of the cascaded parameters
are obtained by matrix multiplication of the T-parameters of the individual networks i.e.
[T ] =
A1
C
1
B1 A2
D 1 C 2
B2
D 2
(ii) Parallel Connection: - Let us connect the two networks P1 & P2 is parallel as shown in
the fig. (2.20). The Y-parameters of the network P1 & P2 are given by the equations:
Fig. 2.20
&
&
for P1
for P2
------ (2.36)
------ (2.37)
I 2' + I 2'' = I 2
(say)
I 2 = I + I = (Y
'
2
''
2
'
21
+ Y )V 1 + (Y
''
21
'
22
+ Y )V 2
''
22
------ (2.38)
------ (2.39)
(iii) Series connection: In series connection of two port networks, the inputs and outputs of the
two different two port networks are connected as shown in fig.(2.21)
Fig. 2.21
From this figure, we have following relations from the series connection of two port
networks (P1 & P2)
V 1 = V 1 ' + V 1 ''
I 1 = I 1' = I 1' '
------ (2.40)
V 2 = V 2' + V 2''
I 2 = I 2' = I 2' '
------ (2.41)
By doing similar calculations, as is in parallel combination discussed above; it can very
easily be proved that Z-parameters of the series combination of two networks are equal to the
sum of corresponding z-parameters of individual networks i.e.
Z 11 = Z 11' + Z 11' '
Z 12 = Z 12' + Z 12' '
Z 21 = Z 21' + Z 21''
22
= Z
'
22
+ Z
''
22
Example 2.6 Find Y-parameters of the twin T-network of the given figure (2.22). Plot Y12 as a
function of frequency.
Fig. 2.22
Solution:
The given twin T- network is the parallel combination of the two individual Tnetworks, which is clear from the given circuit shown the fig. (2.23).
Fig. 2.23
The Y-parameters of this T- network may be given by:
Y11 = Y11' + Y11''
1
2 j C
'
'
Y12 = Y 21 =
=
1
2 R (1 + j CR )
2 R + 2 j cR 2
2 j C
R
1
2 + j C
( 2 + j CR ) j C
Y11'' = Y22'' =
=
2 (1 + j CR )
1
R
R
2 2 + 2 j C + j C
C
2C 2 R 2
2
=
Y12'' = Y 21'' =
2 (1 + j CR )
2 R (1 + j CR )
2
2
2
2j C
The required Y- parameters of the given Twin T- network are given by:
(1 + 2 j CR )
( 2 + j CR ) j C
+
2 R (1 + j CR )
2 (1 + j CR )
1 + 2 j CR + 2 j CR 2 C 2 R 2
2 R (1 + j CR )
(1 2 C 2 R 2 ) + 4 j CR
=
2 R (1 + j CR )
=
1
2 R (1 + j CR )
2C 2 R 2
2 R (1 + j CR )
2C 2 R 2 1
2 R (1 + j CR )
Fig. 2.24
At
2 C 2 R 2 = 1 or =
1
RC
Y12 = 0
Y12 decreases with till 2 C 2 R 2 < 1 , but increased with when 2 C 2 R 2 > 1 . So we
may say that the twin T- network behaves like a band pass filter.
Example 2.7
circuit.
Find Z- parameters of the given Bridged T- network. Draw also its equivalent
Fig. 2.25
Solution:
It is a bridged T- network since a resistance (2 ) is connected between the Input
and Output ports. This network may be redrawn as shown (Fig. 2.26):
Fig. 2.26
It is clearly seen that this network contains the Delta network, which may converted to its
equivalent star network as.
3
3 x3 9
2 x3
6 3
=
; RB = ; RC =
= =
RA =
2+3+3 8 4
4
8
8
This circuit may further be redrawn as shown in fig. (2.27):
Fig.2.27
The circuit of figure 2.27 may also be reduced as shown in figure 2.28, Z- parameters of
this T- network are calculated as:
Fig. 2.28
Z 11 =
V1
I1
i.e.
I2 =0
V1 = I 1 (
3 17
+
)
4
8
or
Z 11 =
V1 23
=
I1
8
Z 12 =
Z 21 =
Z 22 =
as:
V1
I2
V2
I1
V2
I2
V1 = I 2 (
i.e.
V 2 = I1 (
17
) ,
8
i.e.
V2 = I2 (
3 17
+
) , or
4
8
I1 = 0
I2 =0
I1 = 0
17
),
8
i.e.
or
or
Z 12 =
V1 17
=
8
I2
Z 21 =
V 2 17
=
I1
8
Z 22 =
V2 23
=
I2
8
From the calculated Z- parameters of the given network, the network equations are given
23
17
17
23
&
V1 =
I1 +
I2
V2 =
I1 +
I2
8
8
8
8
The equivalent circuit of the given network is (fig. 2.29):
Fig. 2.29
Example 2.8 Find the Z-parameters of the given circuit. All resistance values are in ohms.
Fig. 2.30
Solution:
Fig. 2.31
This circuit is a cascaded network of the two T- networks. So we first find the Tparameters of the two networks individually and after matrix multiplication of these Tparameters, the overall T- parameters of the cascaded network are obtained.
The two networks are identical, so we calculate T- parameters of one network (Fig. 2.32 ) as
follows:
Fig. 2.32
A =
V1
V2
A =
V1
I2
D =
V1
3
=
V2
2
I1
V2
I1
I2
V1 = I 1 .(1 +
V1 = 0
and
C =
V1 = ( 2 + 1) I 1
and
I2 =0
so
B =
V 2 = I 1 .2
2
I1
3
B =
V 2 = I 1 .2
=0
=0
V1
5
=
I2
2
so
and
1x 2
5
) = I1
3
2
I2 =
2
I1
3
or
C =
or
D =
I1
1
=
mhos
V2
2
I1
3
=
I2
2
The overall T-parameters of the cascaded network (given network) are obtained by matrix
multiplications.
5 3
5
15
3
7
2
2
2
2 = 2
2
1
3
1
3
3
7
2
2 2
2
2
2
7
15
V2
I2
2
2
3
7
I1 = V2 I 2
2
2
These two equations may be rewritten in the form of Z-parameter equations.
2
7
3
7
or
V2 = I 1 + I 2
V 2 = I1 +
I2
2
2
3
3
7
2
V1 =
I1 +
I2
3
3
Comparing these two equations with Z-Parameter equations we get the Z-parameters of
the given network.
V1 =
Z 11 = Z
22
Z 12 = Z
21
2.9 Dependent sources: So far we have discussed the characteristics of the Passive network
having passive elements connected to it. Now the active network having the active elements will
be discussed. The active elements used in the network may very likely be transistor, operational
amplifiers etc. However, the controlled or dependent Source considered as the basic active
element, may be classified as:
(i)
(ii)
(iii)
(iv)
(i) Voltage Controlled Voltage Source (VCVS): It is an ideal voltage source whose voltage is
dependent on the input voltage. The network equation may be written by considering following
H or T-parameters of the network.
I1 0
V =
2
1
0 V1
V1
=
0 I 2
I1 o
o V2
I 2
o
I1 = 0
&
V2 = V1
Input is open circuited and output is Ideal voltage source,
which will depend on the input voltage.
The equivalent network may be drawn as given in Fig. (2.33).
Fig. 2.33
It has input power as zero (since I1 = 0) and has the finite output power as a load
resistance is connected to its output terminals. So there is a power gain and hence it is an active
element/device. VCVS may also be called as Voltage Amplifier and is called as the
amplification factor.
(ii) Voltage Controlled Current Source (VCCS): It is an ideal current source whose current is
controlled by the Input voltage. The network equation assuming the Y- or T-parameters may be
given by:
I1 0
I = g
2 m
0 V1
V1 0 1 / g m V2
I = 0
0 V2
0 I 2
1
by input voltage.
The network may be shown as:
Fig. 2.34
gm is called as the Transconductance which when multiplied with the input voltage; it gives the
magnitude of the Ideal Current Source. It is also the active network since Input Power is zero and
out put power is finite as output terminals are connected to some load resistance.
(iii) Current Controlled Current Source (CCCS):
The current controlled current source
(CCCS) is an ideal current source whose current is controlled by the input current. It is a Current
amplifier, whose network equation may be given by the H-parameters as:
V1 0
I =
2
0 I1
V1 0
I = 0
0 V 2
1
0 V2
1 I
2
V1=0 :
Input is short circuited.
I2 = I1
Output is the current source, which is controlled by the input
current. is the current gain of the current amplifier. The equivalent circuit of this network is
given in fig. (2.35).
Fig. 2.35
It is also an active network, which may be proved as above.
(iv) Current Controlled Voltage Source (CCVS):
It is an ideal voltage source whose
voltage is controlled by the Input current source. The network equation of CCVS may be given
by using Z- parameters as given below:
V1 0
V = r
2 m
0 I1
V1 0
=1
0 I 2
I1 rm
0 V
2
0 I
2
Fig. 2.36
Here rm is the trans-resistance which when multiplied by the Input current converts into
its output voltage. This too is an active element.
2.10 Reciprocity: Passive linear two port network are reciprocal because they exhibit the
V1
V
= 2
property of reciprocity. According to reciprocity theorem the ratio
I 2 V =o
I 1 V =0
2
= Z
11
I1 + Z
12
V2 = Z
21
I1 + Z
22
I2
------ (2.42)
I1 =
Z 22
I2
Z 21
&
V1 =
Z11Z 22
I 2 + Z12 I 2
Z 21
V1
Z Z Z 11 Z 22
= 12 21
I2
Z 21
Putting V1 = 0 in equation (2.42) it is obtained:
I2 =
Z 11
I1
Z 12
or
V 2 Z 12 Z 21 Z 11 Z 22
=
I1
Z 12
V2 = Z 21 I 1
Z11 Z 22
I1
Z 12
V1
should be equal
I2
V2
, which is possible if Z12 = Z21. This is the condition of reciprocity.
I1
The condition for reciprocity for the network (passive) represented by other parameters
may also be calculated in the similar fashion.
The network is reciprocal if
Z12 = Z 21
in Z parameters
Y12 = Y21
in Y-parameters
to
H 12 = H 21 in H-parameters
in H-parameters
H12 = - H21
AD BC = 1
in T-parameters
A ' D ' B ' C ' = 1 in T - parameters
The reciprocity theorem, however, in general does not hold well in active network.
'
'
2.11 Ideal Transformer: Ideal transformer is one, in which there is no loss of Power, i.e.
input power is equal to output power. If n is the turn ratio, then the ratio of Input to the output
voltage is given by:
V1
= n
V2
or
V1 = n V2
and the ratio of the output current to the Input current is given by:
I2
= n
I1
or
I2 = - n I1
V1 n
I = 0
1
0 V2
1 I
2
n
Zin = (Constant) ZL
Such a network is called as the Impedance Converter. So Impedance Converter may be
defined as a network whose input impedance is the load impedance terminated at the output port
multiplied by constant quantity. The constant quantity is called as converter factor.
Impedance Converter may be classified as:
(i) Positive Impedance Converter (PIC)
(ii) Negative Impedance Converter (NIC)
(i) Positive Impedance Converter (PIC): If the conversion factor discussed above is a +ve
quantity, it is called as positive Impedance Converter.
An ideal transformer may be considered as +ve impedance converter. The H-parameter matrix of
an ideal transformer is given by:
i.e.
V1 0
I = n
2
n I1
0 V2
V1 = nV 2
and
V1
V
= n 2 2 = n 2 Z l
I1
I2
Z
in
= n2Z
I 2 = nI1
or
I1 =
( since Z L =
1
I2
n
V2
)
I2
n is the turn ratio, n2 is definitely a +ve quantity. So ideal transformer may be known as +ve
Impedance converter.
(ii) Negative Impedance Converter (NIC): If in the Impedance converter, the conversion factor
is a negative quantity then it is called as negative impedance converter. It is further of two types:
(i)
(ii)
VNIC:
V1 = K 1V 2
i.e.
(Negative sign indicate that the voltage at the output port is inverted)
1
or
I 2 = K 2 I1
I1 =
I2
K2
V1
V
Z in = K1 K 2 Z L (since Z L = V2 )
= K1K 2 2
or
I1
I2
I2
It is clear from the above discussion that the load impedance (ZL) when multiplied by a
negative quantity (-K1K2) is gives us the input impedance. Hence it is known as VNIC.
CNIC:
V 1 0
I = K
2 2
K 1 I1
0 V 2
V1 = K 1V 2
1
I2
K2
(since normally I2 should ve, in this case I1 & I2 are of same sign, hence current inversion type
network)
V1
V
Z in = K1 K 2 Z L (since Z L = V2 ).
= K1K 2 2
or
I1
I2
I2
I 2 = K 2 I1
I1 =
or
2.13 Gyrator:
V 1 = rI
V 2 = rI 1
&
V1
I
1
= r 2 2 = r 2
I1
V2
ZL
Zin = r2
or
or
I1 =
1
V
r
1
Z L
1
j C
2.14 Cascading of two Gyrators: If two gyrators are cascaded, the overall response of the
network (cascaded network) may be obtained by matrix multiplication of T-parameter matrices
of individual gyrators.
Consider the T-parameter matrix of individual gyrators:
Gyrator I
Gyrator II
0
1
nr
nr
0
1
r
0
1
nr
nr
0
1
r
r n
0 = 0
0
1
n
is equal to the T-parameter equation of an ideal transformer. So the network of two cascaded
gyrators is equivalent to an ideal transformer.
Problems:
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
14.
15.
Ans: (a) Z11= Z12 = Z21 = Z22 = R, Y parameters does not exist, H11 = 0,
1
H12 = - H21 = 1, H22 =
: (b) Z parameters does not exist,
R
Y11=Y22 =
1
R
, Y12 = Y21 =
1
R
, H11 = R ,
1
.
R
Determine Z and Y-parameters of the network given below.
H12= - H21=1 , H22 =
16.
17.
18.
19.
Ans.:
A = D = 3, C = 8
, B= 1
Find Y, H ,and T-parameters of the given network.
Ans.: Y11 =
Z2 + Z3
Z 1 Z 2 + Z 2 Z 3 + Z1 Z 3
, Y12 = Y21 =
Z3
Z1Z 2 + Z 2 Z 3 + Z1Z 3
Z1 + Z 3
1
: H 11' =
,
Z1 Z 2 + Z 2 Z 3 + Z 1 Z 3
Z1 + Z 3
Z3
Z Z + Z 2 Z 3 + Z1 Z 3
Z3
'
= H 21' , A =
H 22
= 1 2
, H 12' =
,
Z1 + Z 3
Z1 + Z 3
Z1 + Z 3
Z Z + Z1Z 3 + Z 2 Z 3
Z3
1
B= 1 2
, C=
, D=
Z3
Z2 + Z3
Z3
Find H-parameters of the network.
Y22 =
20.
Ans.:
21.
Z1
Z1Z 2
Z + Z2 + Z3
= H 21 , H 22 = 1
, H 12 =
Z1 + Z 2
Z1 + Z 2
(Z1 + Z 2 )Z 3
Z (Z + Z 3 )
Z1 Z 3
Z 11 = 1 2
, Z 12 = Z 21 =
,
Z1 + Z 2 + Z 3
Z1 + Z 2 + Z 3
Z + Z3
Z (Z + Z 2 )
Z 22 = 3 1
: A = 2
, B = Z2 ,
Z1 + Z 2 + Z 3
Z3
Z + Z2
Z + Z2
Z + Z 2 + Z3
, D= 1
: Y11 = 1
,
C= 1
Z1
Z1 Z 2
Z1 Z 3
Z + Z3
1
, Y22 = 21
.
Y12 = Y21 =
Z2
Z2Z3
Two identical - networks are cascaded together as shown in the figure
given
below. Find the H parameters of this cascaded network. Show that this network is
reciprocal.
Ans.: H 11 =
22.
Network 1
Network 2
60
25
132
, H 22 =
, H 12 = H 21 =
47
47
47
Find T ' parameters of the given network.
H 11 =
Network 1
Network 2
Find the Z parameters of the individual T-network; by adding the Zparameters of the two networks, the overall Z-parameters of the given network
are obtained, which may further be transformed to T ' parameters.)
Ans.:
24.
'
= 3 = D
'
'
= 32
, C' =
1
4
Hint: The network may be redrawn using the delta to star conversion of upper delta network as:
Ans.:
A=
23
16
28
= D, B = , C =
9
9
9
___________
3
Networks with time Varying Sources
So far the analysis of networks containing only batteries and resistances has been
discussed. In this chapter the network with time varying sources, resistances and other
elements like inductances capacitances and transformers, etc. will also be discussed. The
time varying sources are generally of three types, viz., periodic, aperiodic and random.
Sine, Square and Triangular waves are periodic, since it repeats after a fixed interval of
time. Periodic waves are generally used in the electronic circuits and are of our great
interest. A pulse is aperiodic and noise is of random nature.
3.1 Fourier series: Any function f(t) can be expanded using Fourier series, which is
expressed as the summation of sinusoidal (sine, cosine or both) terms as given by:
f (t ) = A 0 +
where
n =1
A n Sin ( n t ) +
1
A0 =
T
n =1
B n cos( n t )
------- (3.1)
f (t ).dt
------ (3.2)
0
T
An =
2
f (t ).Sin(nt ).dt
T 0
Bn =
2
f (t ).Cos(nt ).dt
T 0
------ (3.3)
------ (3.4)
Example 3.1 Find the first four coefficients of the half wave rectified output, using
Fourier series expansion. Characteristics of the wave are:
f (t ) = E m Sint
f (t ) = 0
Solution:
given as:
when 0 t T / 2
T /2 t T
The coefficients of Fourier series of the half wave rectified output wave are
T
T /2
T
1
1
A0 = E m Sin(t ).dt = E m Sin(t )dt + (0).dt
T0
T 0
T /2
Em
T /2
2
An = Em Sin(t ).Sin(nt ).dt
T0
T /2
2Em
=
[Cos(n 1)t Cos (n + 1)t ]dt
T 0
------ (3.5)
------ (3.6)
T /2
2 E m Sin ( n 1) t Sin ( n + 1) t
=
2 ( n 1)
( n + 1) 0
E Sin ( n 1)
Sin ( n + 1)
= m
( n 1)
( n + 1)
=0
A1 =
2
T
T /2
2Em
T
Em
T
Em
2
T /2
2
Sin t.dt =
0
2Em
2T
T Sin 2t
2 2 0
T /2
T /2
[1 Cos 2t ]dt
0
Em T
=
2 0
T
------ (3.7)
Bn =
=
2
T
T /2
2 (n 1)
(n + 1) 0
E m Cos (n 1) Cos (n + 1)
1
1
2 (n 1)
(n + 1)
(n 1) (n + 1)
E 1
1
1
1
Bn = m
+
= 0 ------ (3.8)
2 (n 1) (n + 1) (n 1) (n + 1)
=
If n is odd, then
1
1
1
1
(n 1) + (n + 1) (n 1) + (n + 1)
2Em
1
1
=
2 (n 1) (n + 1)
Bn =
If n is even, then
Em
2
E m n 1 + n 1
2Em
= 2
2
(n 1)
(n 1)
------- (3.9)
2
3
15
35
Example 3.2 Consider a full wave rectified signal of peak value Em and period T. Find its
coefficients in the Fourier series expansion.
Solution: The coefficients of Fourier series of the full wave rectified output wave are
given as:
T
T /2
T
1
1
A0 = E m Sin(nt ).dt = E m Sin(t )dt + () E m Sin(.t )dt
T0
T 0
T /2
An =
2Em
------ (3.11)
T /2
T
2
E
Sin
(
t
).
Sin
(
n
t
).
dt
+
E m Sin(t ).Sin(nt ).dt
m
T0
T /2
4 E m T / 2
=
Sin
(
t
).
Sin
(
n
t
).
dt
T 0
4Em
=
2T
T /2
T /2
2 E m Cos ( n 1) t Cos ( n + 1) t
=
2 ( n 1)
( n + 1) 0
E Sin(n 1) Sin0 Sin(n + 1) + Sin0
= m
(n 1)
(n + 1)
E Sin(n 1) Sin(n + 1)
= m
=0
(n + 1)
(n 1)
------ (3.12)
2 x2
Bn =
T
4E
= m
T
T /2
0
T /2
dt
2
T /2
2 (n 1)
(n + 1) 0
=
E m Cos (n 1) Cos (n + 1)
1
1
(n + 1)
(n 1) (n + 1)
(n 1)
If n is odd, then Bn =
If n is even, then
Em 1
1
1
1
+
=0
(n 1) (n + 1) (n 1) (n + 1)
----- (3.13)
Em
1
1
1
1
(n 1) (n + 1) (n 1) (n + 1)
2Em
1
1
=
2 (n 1) (n + 1)
Bn =
2 E m n 1 + n 1
4 Em
= 2
2
(n 1)
(n 1)
------- (3.14)
3
15
35
Example 3.3 Consider a symmetrical triangular wave of peak value Em and period T as
shown in figure (3.1). Find its coefficients in the Fourier series.
Fig. 3.1
at t = 0
f(t) = 0 So X = 0
at t = T
f(t) = Em
or Y = (Em)/T
Em
).t is the equation of the triangular wave. So the coefficients of
T
Fourier series of this wave are given as:
f (t ) = (
T
E
1 Em
.t.dt = m2
T 0 T
T
A0 =
An =
=
T 2 Em
=
2
2
------ (3.16)
2 Em
.t.Sin(nt ).dt
T 0 T
2Em T
t.Sin(nt ).dt
T 2 0
T
2 Em tCos (nt )
1.Cos (nt )
= 2
+
.dt
n
n
T
0
Bn =
2E
TCos (2n )
= m Cos 2n
n
n
2 Em
.t.Cos(nt ).dt
T 0 T
2 E m tSin(nt ) T 1.Sin(nt )
= 2
.dt
n
T n
0
2Em
T2
2E
= 2m
T
1
TSin(2n ) Cos (2n )
+
2 2
2 2
n
n
n
T
2Em
[Cos(2n ) 1] = 2 E2 m 2 [1 1] = 0
------ (3.17)
2 2
n T
2n
So by putting the values of As and Bs in equation 3.1, the required Fourier series of the
E
E
E
E
triangular wave is as: E = m m Sint m Sin 2t m Sin3t........
2
2
3
=
Example 3.4 Find the Fourier series expansion of the square wave shown in figure (3.2).
Fig. 3.2
Solution: The coefficients of Fourier series of the square wave are defined as:
T
T /2
T
1
1
A0 = f (t ).dt = Em dt + (0)dt
T0
T 0
T /2
E m T E m
=
T 2
2
T /2
T
2 Em
2
An = E m .Sin(nt ).dt + (0).Sin(nt ).dt =
[ Cos(nt )]T0 / 2
T0
T /2
nT
2Em
)[1 Cos (nT / 2)]
nT
2E
= ( m )[1 Cos (n )] = 0 for even values of n
n
2E
for odd values of n
=( m)
n
=(
Bn =
T /2
T
2
E
.
Cos
(
n
.
t
).
dt
+
(0)Cos(nt ).dt
m
T0
T /2
=(
2Em
2E
E
nT
)[ Sin(nt )]To / 2 = ( m ) Sin(
) = m Sin(n ) = 0 for all values of n.
nT
nT
2
n
3
5
7
E
E (t )
= m Sin t
R
R
Thus the current wave form is the exact replica of the voltage, i.e., both are in the
same phase. But when an A.C. source is applied to any combination of resistance,
inductance and capacitance, we get the current and voltage are having certain phase
difference. Phase relation between the current flowing through and voltage applied across
the circuit may best be understood if the Impedances and reactances are represented on
the complex plain.
When an A.C. signal E ( t ) = E m Sin t is applied across an inductance L,
the instantaneous value of the current flowing through the circuit is given by:
I (t ) =
=
1
L
E ( t ). dt
1
L
(E
sin t ). dt
E m cos t
E
.
= m sin t
2
L
------ (3.18)
with
Em
is known as the peak value of the current. It is
L
customary to represent the magnitude as well as the phase relation between the voltage
and the current in a graphical form. Such a graphical form is known as phasor diagram.
The phasor diagram is generally represented on the complex plain, as shown in
figure (3.3). When a quantity coincides with the X-axis (real axis), it is known as real
quantity. The quantity on X-axis when multiplied by j ( ( j = 1) , makes it purely
imaginary quantity. It rotates by an angle of 90o in the anti-clock wise direction.
However, when the real quantity is divided by j or multiplied by ( j) it rotates in the
clock wise direction by 90o.
Y
jA
-A
-jA
Fig. 3.3
From the equation (3.18), it is clear that the voltage E, when divided by L , the
correct magnitude of the current is obtained. In order to rotate the phase by 90 o the
magnitude of current is further divided by j as:
I=
E
jL
and
I = E
Fig. 3.4
1
j
or
, which is also an
j C
C
imaginary quantity represented on the imaginary axis. The current flowing through the
capacitance C when an A.C. signal of voltage E is applied across the capacitance is given
E
by:
I=
= jCE
(1 jC )
or
I = E +
90 deg
E
Fig. 3.5
The impedance of a series combination of a resistance R and an inductance L is
Z = R 2 + (L) 2
given by Z = R + jL or
The phase angle the impedance makes with the resistive component R is given
L
by:
= tan 1 ( )
R
Z = Z . tan 1 (
L
R
E
E
=
Z R + j L
or
I = E tan 1 (
L
R
L
R
).
by:
The phase angle the impedance makes with the resistive component R is given
1
= tan 1 (
)
CR
1
The impedance Z is written as: Z = Z . tan 1 (
)
CR
The current flowing through this combination is given by:
I=
E
E
E.( jC )
or
=
=
Z R + (1 / jC ) 1 + jCR
I = E +
tan 1 (CR )
tan 1 (CR ) .
Example 3.5
An A.C. signal of 20 volts and frequency 200Hz as applied to a circuit
consisting of 10 mH inductance and 10 resistance in series with it. Find the magnitude
and phase of the current.
Solution:
Fig. 3.6
And phase difference = I V = 51.47 0
Example 3.6
Consider a series R C circuit having R = 1.5K and C = 0.2F is
excited by a sinusoidal signal of 20 volts and frequency 2 KHz. Find the magnitude and
phase of the current.
Solution:
398.1
) = 14.86 0
1500
So
Z = 1552 14.86 0
20
The current is given by:
I=
= 12.9mA14.86 0
1552 14.86 0
= tan 1 (
Fig. 3.7
The phasor diagram is given in figure 3.7.
Example 3.7
Consider a sinusoidal signal of peak value of 20 volts with frequency
of 2000 radians/sec is applied to a circuit shown in figure (3.8). L=20 mH, C1=C2=0.2
F, R=100 . Calculate the total current I and the currents I1 & I2 in the two branches.
Fig. 3.8
Solution:
10 4
= 100 + j (40
) = 100 j (2460) = 2.46 K 87.67 0
4
Current I1 in this series branch is given by:
I1 =
20
20
=
= 8.13mA87.67 0
Z 1 2.46 K 87.67 0
j
j
j10 4
=
=
C 2 2000 x0.2 x10 6
4
= 2500 j = 2.5K / 2
20
= 8mA / 2
2.5 K / 2
Y=
1
1
1
1
1
=
+
=
+
0
Z Z 1 Z 2 2.46 K 87.67
2.5K / 2
= 0.0004187.67 0 + 0.0004 / 2
= [0.000017 + j 0.00081] + [ j 0.0004] = 0.000017 + j 0.00081
= 0.0008188.8 0
1
Total impedance Z =
= 1 .23 K . 88 .8 0
0
0 .00081 88 .8
20
Total current
I =
= 16 . 1mA 88 . 8 0
1 . 23 K . 88 . 8 0
3.3 R L Low pass filter: Consider a circuit shown in figure (3.9), in which an
A.C. signal E is applied across the series combination of resistance R and Inductance L.
Fig. 3.9
The output is taken across the resistance R, which is given by:
E.R
E
------ (3.19)
=
ER =
jL
( R + jL )
(1 +
)
R
L
The quantity
has the dimension of time and is represented by .
R
E
ER
1
ER =
or
=
------ (3.20)
So
2 2
E
(1 + )
(1 + 2 2 )
ER
and the frequency is plotted as shown in figure
E
(3.10). This graph is known as the frequency response curve of the circuit.
Now a graph between
(b)
From this graph it is clear that if the input frequency is low enough then the
output of the circuit will be almost the same as the input signal; and if the frequency of
the input signal is high enough then the output is attenuated i.e. only a small amount of
input reaches at the output. Hence the circuit behaves like a low pass filter. In other
words we may say that this circuit is suitable to separate the signal of low frequency from
a mixer of signals of low and high frequencies. The best use of this circuit is to detect a
signal of low frequency from the high frequency noise. Its behaviour may also be
explained if the reactance of the inductance is considered. It offers low reactance at low
frequency and acts as an on switch, thus allows the input signal to pass to the output.
However, it offers high reactance for the high frequency acting as an open switch
R
,
L
ER
1
or 0.707, which is known as cutoff frequency 0 or 3db
will be equal to
E
2
(decibel)1 point.
then
1
2
10
( AV )
)=
20
log10 2 = 3db .
2
R
1 R
radians/sec or f 0 =
. Hz.
L
2 L
Putting the value of 0 or f0 in equation (3.20), it is obtained:
ER
E
1
[1 + ( 0 ) ]
2
1
[1 + ( f f 0 ) 2 ]
So beyond cutoff frequency 0 or 3db point, the gain (ratio of the output signal
to the input signal) of the circuit decreases and becomes zero as . From this
equation it is clear that when the frequency is increased by 10 fold beyond cutoff
( 0 = 10 ), the gain decreases 10 times.
So
ER
E
1
[1 + ( 0 ) 2 ]
1
1 + 100
1
or 20db
10
1
) = 20 log10 10 = 20db ); or when the frequency is increased
10
ER
1
1
1
by two fold ( 0 = 2 ) the gain decreases 2 times (
=
=
)
E
1+ 4 2
[1 + ( 0 ) 2 ]
As
20 log10 (
1
or 6db ( 20 log10 ( ) = 20 log10 2 = 6db ). In other words the gain rolls off beyond
2
cutoff at the rate of 20db/decade or 6db/octave; octave signifies a two fold increase in
frequency.
The phase relation between the input and the output may be obtained from the
L
equation (3.19) as: E R = E tan 1 ( ) or the phase difference between the output
R
and input is given by:
= tan 1 (
The graph plotted between
) = tan 1 ( 0 )
R
and , known as phase response curve is shown
in figure (3.10b). From this curve it is clear that the phase difference is equal to (
) at
3.4 R C Low pass filter: Low pass filter can also be designed using the series
combination of resistance R and capacitance C as shown in figure (3.11).
Fig. 3.11
The output voltage is taken across the capacitance C, which is given by:
E.(1 jC )
E
EC =
=
1
(1 + jCR )
(R +
)
jC
The value of CR has the dimension of time and is represented by .
EC
EC
1
1
So
or
=
------ (3.21)
=
E
E
(1 + j )
(1 + 2 2 )
This equation is identical with equation (3.20), hence frequency response and
phase response curves will be the same as that of R-L low pass filter. This circuit is
therefore called as R C low pass filter. The cut off frequency is given by:
1
1
1
radians/sec
or
Hz.
0 = =
f0 =
CR
2CR
The phase difference between the output and input is given by:
= tan 1 ( ) = tan 1 ( CR ) = tan 1 ( 0 )
So at = 0
= ( / 4 ).
Example 3.8 Find the value of capacitance in the RC low pass filter to obtain the cut off
frequency of 1.5 KHz. The value of the resistance is given as R = 2 K.
Solution: The cut off frequency is given by f 0 =
or
1
2 RC
1
1
10 6
C =
=
=
= . 05 F
2 Rf 0
2 x 3 . 14 x1500 x 2000
18 . 84
Fig. 3.12
The output voltage across the inductance L is given by:
jL
E(
)
EL
E.( jL)
( j )
R
EL =
=
or
------ ( 3.22)
=
j L
( R + jL )
E
(1 + j )
(1 +
)
R
as L/R has the dimension of time denoted by .
E .( )
EL
So
EL =
or
=
------ (3.23)
E
(1 + 2 2 )
(1 + 2 2 )
EL
and the frequency is plotted as shown in figure
E
(3.13a). From this graph it is clear that if the input frequency is high enough then the
output of the circuit will be almost the same as the input signal; and if the frequency of
the input signal is low enough then the output is attenuated i.e. only a small amount of
input reaches at the output. Hence the circuit behaves like a high pass filter. This circuit
can be used to detect a signal of high frequency from the low frequency noise. Its
behaviour may also be explained if the reactance of the inductance is considered. It offers
low reactance at low frequency and acts as an on switch, thus the output across the
inductance is almost negligibly small. However, it offers high reactance for the high
frequency, the output works like an open circuited and the output is same as the input.
Now a graph between
(b)
E
R
1
or
then L will be equal to
L
E
2
0.707, which is known as higher cutoff frequency 0 or 3db point. It can be shown that
the gain of this circuit increases at the rate of 20db/decade below the cut off frequency.
E
At the cut off frequency L is given by:
E
In the equation (3.23), if we put =
EL
E
( 0 )
[1 + ( 0 ) ]
2
( f f0 )
[1 + ( f f 0 ) 2 ]
------- (3.24)
The phase relation between the input and the output may be obtained from the
L
equation (3.19) as:
E L = E + tan 1 ( ) or the phase difference between the
2
R
output
and
input
is
given
by:
at the
cutoff frequency.
3.6 R C High pass filter: High pass filter may also be designed using the series
combination of resistance R and capacitance C as shown in figure (3.14).
Fig. 3.14
The output voltage is taken across the resistance R, which is given by:
E.R
E. jCR
ER =
=
1
(1 + jCR )
(R +
)
jC
The value of CR has the dimension of time and is represented by .
ER
ER
j
So
or
------ (3.25)
=
=
E
(1 + j )
E
(1 + 2 2 )
This equation is identical with equation (3.23), hence frequency response and
phase response curves will be the same as that of R-L High pass filter. This circuit is,
therefore, called as R C High pass filter. The cut off frequency is given by:
1
1
1
radians/sec or
f0 =
Hz.
0 = =
CR
2CR
The phase difference between the output and input is given by:
tan 1 ( ) =
tan 1 ( 0 ) =
tan 1 ( f f 0 )
Fig. 3.15
------- (3.26)
The series R-L-C circuit is said to resonant if the current and voltage are
in the same phase. This is possible when the impedance becomes purely resistive or
reactive components are zero.
i.e.
1
= 0 or
C
1
or
2 =
LC
L =
1
C
1
LC
1
2 LC
1
LC
or
E
. At
R
frequency lower than the resonance frequency, the capacitive reactance is large compared
1
> L ) and thus total reactance is capacitive in nature. At
C
frequency higher than the resonance frequency, inductive reactance is large compared to
1
the capacitive reactance ( L >
) and the circuit is inductive. The current flowing
C
through the series R L C circuit is given by:
I=
E
1
R + j (L
)
C
E. jC
(1 LC ) + jCR
2
E C
I =
(1 2 LC ) 2 + 2 C 2 R 2
The phase relation between voltage and current is given by:
CR
= I E = tan 1
2
2
(1 LC )
------ (3.27)
------ (3.28)
------ (3.29)
The frequency and phase response curve are shown in figure (3.16).
Fig. 3.16
From this figure it is clear that the current is maximum at the resonant
frequency 0 , it decreases in the similar fashion on either side of the resonant
frequency 0 . The circuit therefore, acts as band pass filter if we consider the voltage as
the input and the current as the output. When the frequency is equal to 1 or 2 , then the
I
E
current is max =
.
2
2R
Thus
R 2 + L
C
------ (3.30)
2R
or
R + L
= 2R
C
------ (3.31)
or
R + L
= 2R 2
or
or
2
L C = R
1
L C = R
and
------ (3.32)
1
= R
1 L
1C
1
=R
2 L
2 C
------ (3.33)
------ (3.34)
(1 + 2 )L 1 1 + 2 = 0
C 1 2
1
LC
Subtracting equation (3.33) from (3.34), one may get:
1 1
= 2R
( 2 1 ) L + 2
C 1 2
or
or
1 2 =
1
( 2 1 ) L +
C1 2
= 2 R
R
------ (3.35)
L
2 1 is known as the Band Width ( ) and is the band of frequency which lies
1
between two points of either side of resonant frequency where the current falls to
of
2
its resonant value.
L
The Q-factor of this series circuit is Q = 0
------ (3.36)
R
or
( 2 1 ).2 L = 2 R
or ( 2 1 ). =
( 2 1 )
Q=
or
or
Q=
f0
f
------ (3.37)
From this equation it is clear that greater is the value of quality factor Q, smaller
is the bandwidth and more sharper is the resonance.
Fig. 3.17
The impedance of this circuit is given by:
1
( R + jL).(
)
jC
( R + j L )
Z=
=
2
1 (1 LC ) + jRC
R
+
j
L
+
jC
------- (3.38)
The inductance L may assume to be of high quality factor, so L >> R and the
impedance is approximated as:
Z=
Z =
jL
(1 LC ) + jRC
L
[(1
LC ) 2 + 2 R 2 C 2
------ (3.39)
------ (3.40)
The impedance of the circuit will be maximum and purely resistive if:
1
or
1 2 LC = 0
=
= 0
LC
1
------ (3.41)
f0 =
2 LC
The current flowing through the parallel circuit will be small at resonance frequency and
it increases on either side of the resonance frequency as shown in figure (3.18).
Fig. 3.18
It is clear from this figure that the circuit eliminates a particular band of frequency
hence the name band rejection filter. At two frequencies 1 and 2 on either side of the
resonance frequency, the magnitude of the impedance is ( 1 / 2 ) times the impedance at
resonance frequency.
i.e.
L
(1 LC ) + C R
2
L
2CR
or
(1 2 LC ) 2 + 2 C 2 R 2 = 2CR
or
(1 2 LC ) 2 + 2 C 2 R 2 = 2 2 C 2 R 2
or
1 2 LC = CR
------ (3.42)
This quadratic equation may be solved for which will have two roots given by:
1 R
1 R
1 =
and 2 =
2L
+
LC
LC 2 L
The band width
= 2 1 =
R
L
L
1 L
L 1
Q= 0 = 0 =
. =
.
R
C R
LC R
Example 3.9 Calculate the Q-factor and the Band width of the Band Rejection filter
(Parallel Resonant Circuit). Given L = 200 mH, R = 20 and C = 100 pf.
Solution:
The resonance frequency f0 is given by:
1
f0 =
2 LC
12
B
A
(b)
(i) Charging of Capacitance: Initially the switch is thrown to position A, the capacitor
will start charging through R. The current I flowing through the circuit is given by:
dq
I=
dt
Applying the KVL to the circuit we get:
q
dq q
RI + = E or R
+ =E
C
dt C
or
dq
q
=E
dt
C
or
Rdq
(1 / C )dq
= RC
q
q
E
E
C
C
(1 / C )dq
dt = RC
q
E
C
t = RC ln( E
or
dt =
q
)+ A
C
------ (3.43)
where A is a constant of integration, its value may be obtained form the initial conditions.
At time t = 0 , q = 0
so
A = RC ln E ------ (3.44)
From equation (3.43) and (3.44), t = RC ln( E
q
) + RC ln E
C
q
q
E
E
t
C
C
or
or
t = RC ln
= ln
RC
E
E
E
C = e t / RC
or
or
q = CE (1 e t / RC ) = q 0 (1 e t / RC )
E
Fig. 3.20
dq q
+ =0
dt C
dq dt
=
q
RC
or
or
ln q =
or
or
q
=0
C
dq
( since I =
)
dt
dq
dt
q = RC
RI +
t
+ B
RC
------ (3.46)
------ (3.47)
(Where B is a constant of Integration which may be obtained from the initial conditions)
------ (3.48)
At t = 0, q = q0 and thus
B = ln q 0
t
From equations (3.47) & (3.48) it is obtained : ln q =
+ ln q 0
RC
t
q
q = q 0 e t / RC
or
------- (3.49)
ln
=
q0
RC
I=
dq d
E t / RC
=
q 0 .e t / RC =
e
dt dt
R
I = I 0 e t / RC
------- (3.50)
Fig. 3.21
(b)
the source E gets connected to the series combination of resistance and inductance L.
When the switch is thrown to position B as shown in figure (3.22b), the current induced
in the coil decays through the resistance.
(i) Rising of current: Initially the switch is thrown to position A, the current stats to
flow and a flux is induced in the coil. The induced e.m.f. in the coil opposes the rising of
the current in the coil. The current I(t) thus in the coil attain its steady value gradually.
Applying KVL to the circuit we get:
dI (t )
+ RI (t ) = E
dt
dI
L
= E RI
or
dt
L
dI
dt
------ (3.51)
=
E RI L
dI
dt
1
t
or
ln( E RI ) = + A
E RI = L or
R
L
where A is a constant of Integration which may be obtained from the initial conditions;
1
at t = 0, I = 0
and
------ (3.52)
A=
ln E
R
From equations (3.51) and (3.52) we get:
1
t 1
( E RI )
R
or
ln( E RI ) = ln E
ln
= t
R
L R
E
L
or
or
t
RI
=1 e L
E
R
( )t
I = I 0 1 e L
or
E
I =
R
R
( )t
1 e L
------ (3.53)
E
. The rising of the current in the
R
Fig. 3.23
E
, the switch
R
is thrown to position B as shown in figure (3.22 b). The current I in the circuit will decay
from maximum value to zero. The equation (3.51) may be written as:
dI (t )
+ RI (t ) = 0
dt
dI
dI
R
------ (3.54)
= RI or
= dt
dt
I
L
dI
R
R
or
ln I = t + B
I = L dt or
L
B is a constant of Integration which may be obtained from the initial conditions; at t = 0,
I = I0
and
B = ln I 0
------ (3.55)
R
I
R
or
or
ln I = t + ln I 0
ln = t
L
I0
L
or
R
)t
L
I = I0e
or
The decay of current is shown in figure (3.24).
Fig. 3.24
------ (3.56)
I = I 0 1 e L
(i)
E 20
=
= 1amp.
R 20
(ii)
dI R ( R / L ) t
dI
= e
and
dt L
dt
(iii)
R/L =20/10 =2
R
( )t
0 .9 I 0 = I 0 1 e L
=
t=0
R 0
20
.e =
= 2 amp / sec
L
10
or
0.9 = 1 e 2t
e 2t = 0.1
or
e 2t = 10
2t = ln(10)
ln(10) 2.30
t=
=
= 1.15Sec
2
2
Fig. 3.25
To measure the current a resistance R is connected in series with the capacitance
C as shown in figure (3.25). The voltage across the resistance is proportional to the
E0 =
1
Idt
C
------ (3.59)
Fig. 3.26(a)
(b)
is applied to the input terminals and voltage E0 is measured across the capacitance C. The
input signal E is converted to the current source I (conversion of Thevenins equivalent to
Nortons equivalent). The current I is given by: I = E / R
1 E
1
So
------ (3.60)
E 0 = ( )dt =
Edt
C R
RC
The equation (3.60) clearly indicates that the output voltage
across the capacitance is proportional to the input voltage E. Hence this circuit is called
as an Integrator. The integrator circuit is identical to the R C low pass filter.
Problems:
1. Prove that the Fourier Series expansion of the half wave rectified output is given
by:
E
E
2E
2E
2Em
E = m + m Sint m Cos 2t m Cos 4t
Cos 6t........
2
3
15
35
where f (t ) = E m Sint
when 0 t T / 2
when (T / 2) t T
f (t ) = 0
2. Prove that the Fourier Series expansion of the Full wave rectified output is given
by:
2Em 4Em
4E
4E
E=
3
15
35
where f (t ) = E m Sint
when 0 t T / 2
f (t ) = E m Sint when (T / 2) t T
3. Consider a symmetrical triangular wave of peak value Em and period T. Show that
the Fourier Series expansion of the wave is given by:
E
E
E
E
E = m m Sin t m Sin 2 t m Sin 3 t ........
2
2
3
4. Find the Fourier series expansion of the square wave shown in figure given
below.
5. Discuss (i) R L low pass filter, (ii) R C Low pass filter. Draw the frequency
and phase response curves of these filters. Find the expression of cut-off
frequency in each case.
6. Discuss (i) R L High pass filter, (ii) R C High pass filter. Draw the frequency
and phase response curves of these filters. Find the expression of cut-off
frequency in each case.
7. Explain the working of R C integrator circuit.
8. Explain the working of R C differentiator circuit.
9. Show that the output across the resistance in an R C circuit is the differential of
the input signal.
10. Show that the output across the capacitance in an R C circuit is the integration
of the input signal.
11. Discuss the transient response of an R C circuit.
12. Discuss the transient response of an R L circuit.
13. Show that the series R L C circuit behaves as a band pass filter. Draw the
frequency and phase response curve of this series circuit. Find the expression for
the band width also.
14. Show that the parallel R L C circuit behaves as a band rejection filter. Draw
its frequency and phase response curve. Find the expression for the band width
also.
15. Find the impedances of the following network at 1 KHz frequency.
__________
4
Physics of Semiconductors
In this chapter the physical behaviour of semiconductors and semiconductor
diodes has been discussed. Semiconductors have some useful properties and thus
extensively being used in electronics. Semiconductor devices such as diodes, transistors,
integrated circuits etc have brought a revolution in the modern world.
as bad gap or forbidden gap. Figure (4.1) shows the energy band picture of insulators,
conductors and semiconductors.
Fig. 4.1
It is clear from this figure that in case of insulators, there is a large forbidden gap
between the valence and conduction bands. This band gap is of the order of several
electron volts. In this case the valence band is full while the conduction band is empty.
Therefore, a very high electric field is required for the electrons to move from valence
band to conduction band. That is why the electrical conductivity of insulators is very
poor.
In case of conductors the valence and conduction band overlap each other. Due to
this overlapping a large number of free electrons are available in the conduction band and
constitute an electric current. The conductors show the positive temperature coefficient of
resistance i.e. the resistivity of the conductors increases with the increase of the
temperature. This is because that the electrons are already in the conduction band and
when the temperature of the conductors is increased; the electrons in the conduction band
become thermally agitated and their energy is wasted in colliding with the other electrons
in the conduction band.
The forbidden gap in case of semiconductors is of the order of one eV. Hence at
room temperature some of the electrons in the valence band will have sufficient energy to
jump from valence band to conduction band. In this way the conductivity of the
semiconductors will be more than the insulators and smaller than the conductors. The
semiconductors have almost full valence band and partially filled conduction band. The
most commonly used semiconductors are germanium and silicon. The band gap energy of
the germanium is 0.7 eV and 1.12 eV for silicon. The semiconductors show negative
temperature coefficient of resistance; as the temperature is increased the more number of
electrons will get into the conduction band which results the flow of current.
The semiconductors may be classified in to two categories:
(i)
Intrinsic Semiconductors
(ii)
Extrinsic or Doped Semiconductors
Fig. 4.2
Figure (4.2) shows that germanium (or silicon) atoms are held through covalent
bonds. Each of the four electrons in a germanium (or silicon) atoms are shared by the
valence electrons of four adjacent germanium (or silicon) atoms. The covalent bonds thus
provide the binding force between the neighbouring atoms. The outer most orbits of
atoms seem to be complete having 8 (shared) electrons. Consequently, the pure
semiconductors (Ge or Si) behave as perfect insulator at 00 K. When the temperature is
increased, some of the covalent bond is broken, the electrons are released and move to
the conduction band. The empty space is left behind in the valence band. This empty
space is known as hole and has the charge equal to that of an electron but opposite in
sign. Thus each broken bond creates an electron-hole pair. The holes move through the
crystal lattice in the random fashion as the free electrons and contribute to the current
flow when an electric field is applied. Both these carriers drift in opposite directions
giving rise to conventional current in the direction of flow of holes or in the direction
opposite to the flow of electrons.
It is worthwhile to mention the following points with regards to the intrinsic
semiconductor:
(1) When a covalent bond breaks an electron hole pair is created. So in an
intrinsic semiconductor the number of electrons and number of holes are
equal.
(2) In the semiconductors the current flow is due to both the charge carriers
unlike in the case of metals in which the current flow is only due electrons.
(3) At any finite temperature, some bonds break which result the generation of
electron hole pairs and some bonds may be reforming. The process of
remaking the bond is known as recombination. At a given temperature, an
equilibrium will be setup between the generation of electron hole pairs and
recombination of them. The hole concentration p must be equal the electron
concentration n, so that n = p = ni , where ni is called the concentration of
electron hole pairs in the intrinsic or pure semiconductor.
(4) The carrier concentration in a semiconductor at a temperature is given by:
n i2 = A 0 T 3 e Eg / KT
------ (4.1)
where A0 is a constant for a given material, Eg is the band gap energy, K is the
Boltzman constant and T is the temperature in Kelvin.
Fig. 4.3
Figure (4.4) shows the energy band diagram of N type semiconductor. The
addition of donor impurities in the intrinsic semiconductor introduces the allowable
energy level just below the bottom of the conduction band. The gap between this level
and the conduction band is very small ~ 0.01 eV in germanium (0.05 eV in Silicon);
therefore, at room temperature almost all the donor electrons get into the conduction
band. This increases the free electron concentration n in the crystal. This also reduces the
hole concentration p due to recombination, as the rate of recombination of electrons with
hole is increased. However, the product np remains constant. In this way the number of
electrons in the crystal is more than the number of holes, i.e., the electrons are the
majority charge carriers and holes are the minority charge carriers.
Fig. 4.4
P type semiconductor: If on the contrary, the atoms of III group (trivalent) such as
boron, gallium or indium, having 3 electrons in its outer most orbits, are introduced as
impurity in the intrinsic semiconductor, impurity atoms will displace the atoms of the
intrinsic semiconductor and forms P type semiconductor. In the crystal structure three
valence electrons of the impurity atoms will form the covalent bonds with three atoms of
the intrinsic semiconductor and the fourth covalent bond will be incomplete resulting
thereby, the deficiency of an electron which constitutes a hole. The impurity thus is called
the acceptor type impurity since it has the tendency to accept an electron in forming the
covalent bond. The semiconductor formed by introducing the acceptor type of impurity is
called as P type semiconductor. Figure (4.5) shows the crystal lattice of germanium
with trivalent impurity.
Fig. 4.5
Figure (4.6) shows the energy band diagram of P type semiconductor. The
addition of acceptor impurities in the intrinsic semiconductor introduces the allowable
energy level just above the top of the valence band. A very small amount of energy is
needed for an electron to leave the valence band and occupy the acceptor level. This
increases the hole concentration p in the crystal. In this way the number of holes in the
crystal is more than the number of electrons, i.e., the holes are the majority charge
carriers and electrons are the minority charge carriers in P type semiconductor. The
product np, however, remains constant.
Fig. 4.6
ND + p = N A + n
------ (4.3)
Consider an N type semiconductor having no acceptor atom (NA = 0) and n >>p
(number of free electrons is much larger than the number of holes), equation (4.3)
becomes:
------ (4.4)
n N D
In an N type semiconductor, the number of free electrons is approximately equal
to the density of donor atoms.
Similarly it can be proved that the number of holes in P type semiconductor is
equal to the density of acceptor atoms.
i.e.,
------ (4.5)
p N A
To be more specific, the subscript n or p is introduced to the concentrations of
free electrons n and holes p, to show whether these concentrations belong to N type or
P type semiconductors
i.e. nn and pn show respectively the electron and hole concentrations in N type
semiconductor.
and np and pp show respectively the electron and hole concentrations in P type
semiconductor.
n2
Using these conventions, in N type semiconductor n n = N D and p n = ( i ) ,
ND
since n n p n = n i .
2
ni2
) , since
and n p = (
NA
n p p p = n i2 .
4.4 Currents in semiconductors:
(i) Diffusion Current: The diffusion phenomenon also comes into play in the
semiconductors, due to which the charge carriers may diffuse from higher concentration
to lower concentration. The movement of charge carriers will constitute the current,
which is known as diffusion current. Consider a semiconductor in which carrier
concentration is not uniform. Let the hole concentration p decreases with the increase of
x. The holes will diffuse in the positive direction of x axis which results the flow of
diffusion current in the semiconductor. The current density for holes Jp will be
p
proportional to the concentration gradient for holes ( ), which is given by:
x
J p = qD p (
p
)
x
------- (4.6 )
J n = qDn (
n
)
x
------- (4.7)
n
) is concentration gradient for
x
electrons.
(ii) Drift Current:
The other type of current is the drift current that would
flow due to the movements of charge carriers in an applied electric field across the
semiconductor. It is well known that if the field is not too large then the velocity v
attained by the charge carriers (drift velocity) will be proportional to the applied electric
field E i.e. v E or v = E . is called the mobility of the charge carriers, which
may be defined as the velocity attained by the charge carriers in an unit electric field.
Let vn and vp are the drift velocities of electrons and holes respectively in the
electric field E applied across the semiconductor, which are given by:
vn = nE
vp = pE
and
where n and p are the mobility for electrons and holes respectively. Because of the drift
velocities of electrons and holes in the semiconductor, the current called as the Drift
current will flow. The drift current density for electrons Jn and holes Jp are given by:
J n = nqv
= pqv
= nq n E
p
= pq p E
------ (4.8)
------ (4.9)
where n and p are number of electrons and holes respectively. The total current density J
is given by:
J = J n + J p = q(n n + p p ) E
The overall conductivity of the semiconductor containing electrons and holes is
given by:
J
= q (n n + p p )
E
int = qn i ( n + p )
N type = qn n = q n N D
ND is the density of ionized donor atoms.
Conductivity of the P Type semiconductor is :
P type = qp p = q p N A
NA is the density of ionized acceptor atoms.
The total current densities for electrons and holes are given by:
n
)
x
p
= q( p p E D p )
x
J Tn = q (n n E + Dn
and
J Tp
------- (4.10)
Table 4.1
Property
Symbols
Atomic No.
Atomic Weight
Density
Atomic Concentration
Dielectric constant
Band gap at 00 K
Band gap at 3000 K
Intrinsic carriers
Intrinsic resistivity
Mobility of electrons
Mobility of holes
Diff. const. for electrons
Diff. const. for holes
Z
W
g
Units
Ge
32
72.6
5.32x103
4.4x1028
16
0.785
0.72
2.5x1019
0.45
0.38
0.18
9.9x10-3
4.7x10-3
Kg/m3
atoms/ m3
r
Ego
Eg
ni
eV
eV
Carriers/m3
Ohm-m
m2/sec-volt
m2/sec-volt
m2/sec
m2/sec
n
p
Dn
Dp
Si
14
28.1
2.33x103
5x1028
12
1.21
1.1
1.5x1016
2300
0.13
0.05
3.4x10-3
1.3x10-3
It may be mentioned here that the band gap (Eg) of Ge or Si varies with
temperature given by:
Eg(T) = 1.21 3.60 x10-4.T for Si
Eg(T) = 0.785 2.23 x10-4.T for Ge
where T is the temperature in Kelvin.
Example 4.1 (a) Find the resistivity of the intrinsic germanium crystal at 3000 K. (b)
What will be the resistivity of this germanium crystal if the donor impurity of 1 atom per
108 germanium atoms is introduced? Given that ni = 2.5 x1019 atoms/m3, n = 0.38
m2/volt-sec, p = 0.18 m2/volt-sec, Atomic conc. of Ge = 4.4x1028 atoms/m3 .
Solution: (a) The conductivity of the intrinsic germanium is given by:
mhos/m
=
(b)
N type
= 26.752
1
=
=
N type
mhos/m
1
= 0.037
26.752
-m
Example 4.2 (a) Pure germanium crystal has the resistivity of 0.45 -m. How much
donor impurity should be added to Ge crystal so that its resistivity decreases to 10% of
the original value? (b) Find the values of n and p in this N type Ge crystal. Given that n
= 0.38 m2/volt-sec, ni = 2.5 x1019 atoms/m3
1
Solution: (a)
= = 0.045 and
= q n N D
So
or
(b)
1
= 1 . 6 x 10 19 x 0 . 38 xN D
0 . 045
1
1019
ND =
=
0.045 x1.6 x10 19 x 0.38 0.274
= 3.65 x10 20 atoms/m3
n N D = 3.65 x10 20 atoms/m3
p=
ni2
(2.5 x1019 ) 2
=
ND
3.65 x10 20
6.25 x1018
=
= 1.71x1018
3.65
atoms/m3
Example 4.3 An N type Ge crystal is .02m long and has a cross section of 0.002m x
0.002 m. A current of 10 mA flows through the crystal, when a 2 volt battery is applied
across it. Find (a) doping concentration ND and (b) Drift velocity of the charge carriers.
(n = 0.38 m2/volt-sec)
2volt
Solution: (a)
Resistance R of the Ge crystal is:
R=
= 200
10mA
L = 0.02 m
area A = 0.0002x0.0002 = 4x10-8 m2
RA 200 x 4 x10 8
=
= 4 x10 4
L
.02
Conductivity
-m
1
= 2500 mhos/m
4 x10 4
Since the resistivity of the crystal is very large so it is heavily doped crystal. The
approximate formula may be used: N type = qn n = q n N D
so
(b)
ND =
2500
=
= 4.11x10 22
q n 1.6 x10 19 x0.38
atoms/m3
Volts
2
=
= 100 volts/m
length 0.02
Drift velocity of charge carriers
v = n E = 0 .38 x100 = 38 m/sec
Electric field
E=
Fig. 4.7
A concentration gradient of holes will exist across the junction as the
concentration of holes decreases from P region to N region. Similarly concentration
gradient of electrons across the junction will also exist as the concentration of electrons
decreases from N region to P region.
Because of the concentration gradients, holes will diffuse from P region to N
region and electrons will diffuse from N region to P region. During the diffusion of
holes from P to N, and diffusion of free electrons from N to P, some holes and some free
electrons recombine. Each recombination leads the elimination of an electron hole pair.
In this process, the acceptor ions of P region and donor ions of N region in the
neighbourhood of the junction are left uncompensated.
In the neighbourhood of the junction, the region which contains only
uncompensated acceptor and donor ions, is called the depletion region, space charge
region or the transition region (fig. 4.8). The depletion region is devoid of mobile charge
carriers. An electric field will develop across the junction due to these uncompensated
ions, which will create a potential barrier or potential hill at the junction. The
approximate value of the potential barrier is 0.3 V for Ge and 0.7 V for Si at room
temperature. Further diffusion of the majority charge carriers from P to N and vice-versa
is discouraged by the potential barrier. The total recombination of electron hole pairs is,
therefore, not possible. There will be some majority carriers in both the regions having
sufficient energy to surmount the potential hill and may cross the junction. However, the
potential barrier will encourage the drifting of minority charge carriers from one region to
other. An equilibrium known as thermal equilibrium will be set up in the junction such
that the drift of minority carriers across the junction is counter balanced by the diffusion
of same number of majority carriers across the junction. It may be noted that no external
battery has been applied across the junction so far or the junction is open circuited.
Fig. 4.8
Now we connect a battery such that positive terminal of the battery is connected to P
side of the diode and negative terminal of the battery to the N side as shown in figure
(4.9). The diode in this condition is said to be biased in forward bias. The reduction in the
built-in potential is due to the applied voltage forcing more electrons into the n-type
region and more holes into the p-type region, thus covering some of the fixed charges and
narrowing the depletion layer. Since the total uncovered charge is reduced, the built-in
potential must be lower. Remembering that the built-in potential opposes the flow of
majority carriers across the junction, a reduction in the potential makes it easier for holes
in the p-type region to cross the junction and for electrons in the n-type region to cross
the junction in the opposite direction.
Fig. 4.9
In the N region where the electrons combine with the equal number of holes from
the p region, then equal number of electrons arrives from the negative terminal of the
battery and enters the N region to replace electrons lost by combination with holes near
the junction. These electrons move towards the junction at the left, where these electrons
combine with the new holes. This process thus goes on and large amount of current
flows.
If the terminals of the battery connected to the diode is reversed that is positive
terminal of the battery is connected to the N region and negative terminal to the P region,
then the diode is said to be biased in the reverse bias. Figure (4.10a) shows the biasing of
the diode in the reverse direction. In this condition majority charge carrier holes in P
region are attracted towards the negative terminal of the battery. The majority charge
carrier electrons in N region are attracted towards the positive terminal of the battery.
Thus these majority charge carriers move away from the junction. This action widens the
depletion region and increases the potential hill. The increased barrier potential almost
completely stops the flow of majority charge carriers from one region to other. However,
it will help the minority charge carriers to flow across the junction. The current that is
possible to flow in the reverse bias is due to the minority charge carriers only. The
minority charge carriers are minority in number hence a very small amount of current (in
the range of 10 6 to 10 9 amperes) flows in this bias. The generation of minority charge
carriers depends upon the temperature. So at the fixed temperature the reverse current is
almost constant and is independent of potential of the external battery.
Fig. 4.10(b)
The V I characteristic curve of the diode both in the forward and reverse bias
is shown in figure (4.11). In the forward bias practically a very small current flows until
the applied voltage is equal barrier potential of the diode (0.3 V for Ge and 0.7 V for Si).
When there is small increase in the applied voltage beyond the barrier potential, a sharp
increase in the current is observed. The voltage at which the current starts to increase
rapidly is known as cut in or knee voltage represented by V . The effect of potential
barrier is more pronounced when applied voltage is less then the barrier potential, hence a
very small current. When the applied voltage is greater than the potential barrier of the
diode, the effect of potential hill is nullified and current flows due to majority charge
carriers, hence the large current.
In the reverse bias a very small amount of current flows due to the minority
charge carriers. This current is known as reverse saturation current or leakage current.
When the reverse voltage is increased beyond certain limit known as break down voltage,
the minority carriers drifting across the junction acquire enough energy to ionize the
atoms in the depletion region and produce more charge carriers; resulting a large current
to flow. This region of the characteristics is called the avalanche break down. Ordinary
diodes are never used in this break down region, since the excessive current in the diode
rises its temperature to a very high value and thus the diode may be damaged. Special
types of diodes known as Zener diodes are designed which work in the break down
region only. These diodes are discussed in section 4.12 of this chapter.
Fig. 4.11
The V I characteristics of the junction diode may also be expressed in the
form of a equation given by:
I = I s e ( qV / KT ) 1
------ (4.11)
Where
Is is called the reverse saturation of the diode, K is the Boltzmann constant and
its value is 1.38x10-23 J/K, q is the electron charge which is equal to 1.6x10-19 Coulomb,
T is temperature in 0K, is a constant whose value depends on the material of the diode
and the quality of the junction, its value is 1 for Ge and 1 to 2 for Si.
The term ( KT / q) has the dimension of voltage known as thermal voltage is
KT
T
denoted by VT. The value of VT is given by VT =
q
11,600
0
At room temperature (T = 300 K) VT = 0.026 volt = 26 mV.
I = I s e (V / V T ) 1
------ (4.12)
From this equation it is clear that when the diode is in forward bias and V > VT,
(V / VT )
>> 1 , the equation (4.12) may be approximated as:
the value of e
I = I s e (V / VT )
------ (4.13)
The current, therefore, rises exponentially; this verifies the nature of the V I
characteristics of the diode in the forward direction.
When the diode is in reverse bias, the voltage V will be negative. The equation
(4.12) will be written as:
I = I s V / V T 1
e
------ (4.14)
Example 4.4 The saturation current density of a P N junction Ge diode is 220 mA/m2
at 300 0K. Find the voltage that would have to be applied to cause a forward current
density of (i) 103 A/m2 and (ii) 104 A/m2 to flow.
Solution:
I
I
= s e (V
A
A
we know
/ VT )
11600 xV
1 = J s e 300
1
or
J = J s e (V
J
e 38.67 xV
Js
or
( i ) case
J = 103 A/m2
V=
(ii) case
/VT )
J = 104 A/m2
ln(4545.45) 8.42
=
= 0.217 volts
38.67
38.67
Example 4.5 A silicon diode operates at a forward voltage of 0.4 Volt. Calculate the
factor by which the current is multiplied when the temperature is increased from 270C to
1250C.
Solution:
VT1 at 270C is given by:
T
(273 + 27)
300
VT 1 =
=
=
= 0.026Volts
11600
11600
11600
VT2 at 1250C is given by:
T
(273 + 125)
398
VT 2 =
=
=
= 0.034Volts
11600
11600
11600
V
Now I 1 = I s (e
VT 1
V
I 2 = I s (e
VT 1
0.4
Multiplication factor =
I 1 2185.4 I s
=
= 6.12
I 2 356.81I s
Is = K T e
'
qV g 0
KT
=KT e
'
Vg 0
VT
------- (4.15)
= +
I s dT T
K T 2
qV g 0
dI s I s
= m +
dT T
KT
------ (4.16)
From this equation it can be shown that Is varies with temperature by 8% per
degree Celsius for Si and 11% per degree Celsius for Ge. The experimental data is
slightly different from this theoretical variation. The experimental variation is about 7%
per degree Celsius in temperature for both Ge and Si. Since (1.07)10 2.0, it is therefore
concluded that for every 10 0C rise in temperature the reverse saturation approximately
doubles. This statement can be put in the form of a equation given by:
I s 2 = I s1 .2
( T 2 T1 )
10
Where Is2 and Is1 are the values of Is at temperatures T2 and T1 respectively. The
reason for the discrepancy between the theoretical and experimental results is that, in a
physical diode there is a component of reverse saturation current Is due to leakage over
the surface that has not been taken into account. This component of Is is independent of
temperature. The diode may assume to be shunted with a resistance R as shown in figure
(4.12). The component of reverse saturation current over the surface is given by:
I2 = Is I1
Fig. 4.12
Example 4.6 Calculate theoretically the factor by which the reverse saturation current of
a Ge diode be multiplied when the temperature of the diode is increased from 27 to 750C.
Solution:
300
I s1 = K x(300) e
Is at 75 C (3480K) is given by:
'
= K x(300) e
'
9106
300
I s 2 = K x(348) e
'
11600 x 0.785
348
= K x(348) e
'
9106
348
9106
300
I s 2 348 e
e 30.35
=
9106 = 1.3456 26.167
I s1 300 348
e
e
Multiplication factor
= 88.19
Example 4.7 It is predicted that, for Ge diode the reverse saturation Is should increase at
the rate of 11% per degree Celsius rise in temperature. Experimentally it was found that
in the diode the reverse saturation current is 5 A at a reverse voltage of 10 volts, and it
increases by 7% per degree Celsius rise in temperature. What is the value of leakage
resistance shunting the diode?
Solution: From the figure (4.12)
Fig.4.13
I2 = Is I1
or
I1 + I2 = 5x10-6
4.8 Diode Resistance: The characteristic curve of the diode is non-linear so the diode
is called as the non-linear device. Its resistance value changes at different point of the
curve. The two types of resistances for the diode may be defined namely: (i) D.C. or
Static Resistance (ii) A.C or Dynamic resistance
D.C. or Static Resistance: It is defined as the ratio of the voltage and current at any
point on the characteristic curve of the diode. This resistance is equal to the reciprocal of
the slope of the line joining the operating point to the origin. The static resistance varies
with voltage and current and is not a useful parameter. The forward resistance (static) Rf
of the diode is very small and reverse resistance Rr is very high.
A.C. or Dynamic Resistance: The very useful parameter for the diode is the dynamic
or A.C. or incremental resistance, which is defined as the reciprocal of the slope of the V
dV
I characteristic curve i.e. ra.c
. The dynamic resistance is not constant but depends
dI
upon the operating voltage.
The diode equation is given by:
Differentiating this equation with V, we get:
I .e (V / VT ) I + I S
dI
= s
=
dV
VT
VT
I = I s e (V / V T ) 1
------ (4.17)
dI
is called the incremental conductance denoted by g. The reciprocal of g is called the
dV
incremental resistance or a.c. resistance denoted by ra.c., which is given by:
VT VT
ra.c. =
------ ( 4.18)
I
I + Is
As Is very small comparative to forward current I, hence neglected.
Example 4.8 Find the static and dynamic resistance of a P N junction Ge diode for an
applied voltage of 0.2 Volt. Temperature = 270 C and reverse saturation current is 2 A.
(V / V T )
I = Is e
1
Solution:
We know
-6
=1 for Ge, Is = 2x10 A, VT = T/11600 and T = 273+27 =300
xV
11600
300
I = 2 x 10
1 = 2 x 10
e
= 2 x 10 6 x ( 2284 . 72 1 )
6
or
[e
38 . 67 x 0 . 2
= 0.004567 = 4.567 mA
Dynamic resistance
V 0.2 x10 3
=
= 43.8
I
4.567
V V
25.8mV
= T T =
4.4567mA
I + Is I
= 5.7
rd .c. =
Static resistance
ra.c.
4.9 Ideal Diode: The P N junction diode has been discussed in detail. It offers a
low resistance in forward bias (i.e. Rf is low) and offers high resistance in reverse bias
(i.e. Rr is high). The perfect or ideal diode may, however, be defined as a diode which
offers zero resistance to the current flow in forward bias, the current in the diode is
limited by the applied potential. On the other hand, it offers infinite resistance to the
current flow in the reverse bias or the current is zero. The ideal diode is purely an
imaginary quantity and practically such diodes are not available. These diodes behave as
ON switch in the forward bias and OFF switch in the reverse bias as shown in figure
(4.14).
Fig. 4.14
The characteristic curve of the ideal diode is shown in figure (4.15), which
coincides with V and I axes. (I > 0 for V = 0, and I = 0 for V < 0)
Fig. 4.15
4.10 Circuit Model for Junction Diode: It is well known that a voltage drop
across the diode is observed in the forward bias. This voltage drop is about 0.7 V for Si
diode and 0.3 V for Ge diode for a forward current of 1mA. Thus if we are dealing with
voltage like hundreds of volts in the circuit containing the diodes, this voltage drop of
about 0.7 V or 0.3 V may assumed to be negligibly small. For the approximate
calculations in the circuit the diodes may be assumed as the ideal diodes discussed above.
On the contrary if the applied voltage is comparable to the forward voltage drop of the
diodes, then junction diodes may not be approximated as ideal diodes but a battery of
knee voltage V is assumed to be connected in series with the ideal diode as shown in
figure (4.16). This model is known as the piecewise linear model or the approximate
model of the junction diode.
Fig. 4.16
For more accurate calculations, we use the model shown in figure (4.17), in which
a small resistance r is also included in the model. The non-linear V I relationship of the
junction diode is here approximated a straight line of slope (1/r ).
Fig. 4.17
Example 4.9 In the figure (4.18) the diode is reverse biased. (a) If the diode is ideal
what is the voltage across it? (b) If the diode has a reverse current of 0.25 mA at 50
Volts, what is the voltage across the diode?
150K
+
50V
25K
150K
Fig. 4.18
Solution: The Thevenins equivalent of this circuit is given by (fig. 4.19):
50Vx150 K
V AB =
= 25V
(150 + 150) K
150 Kx150 K
R AB =
= 75K
(150 + 150) K
75K
A 25K
100K
+
25V
25V
B
Fig. 4.19
(a) In the first case when the diode is ideal (behaves as an open switch), the
voltage across the diode will be equal to the open circuit voltage i.e. 25 Volts.
(b) In the second case diode resistance in reverse bias is
50
Rr =
= 200 K
0.25 x10 3
Now the diode can be replaced by a resistance of 200 K as shown in figure
(4.20).
100K
+
25V
200K
Fig. 4.20
The voltage across the diode (200 K resistance) is given by:
25Vx 200 K 50
Vo =
=
= 16.67 volts
300 K
3
Example 4.10 The Si diode in the given figure (4.21) has a current of 2A for a reverse
voltage of 100 volts. If the diode is approximated by a battery of 0.7 volt, what is the
output wave form across 1M resistance?
Fig. 4.21
Solution: In the forward bias, the diode will have the voltage drop of 0.7 Volt so the
output will increase only up to 15 0.7 =14.3 volt.
In the reverse bias, the diode will behave like a resistance of (100Volt/2A) 50 M. So
15Vx1M
voltage across 1 M resistance is
= 0.29 volt.
(50 + 1) M
In the negative half cycle of the input wave, output will increase only up to 0.29
volts. The output wave form is, therefore, given in figure (4.22).
Fig.4.22
(ii)
Both types of capacitances are present in forward and reverse bias region. But the
transition capacitance is more effective in reverse bias and diffusion capacitance is more
effective in forward bias. These capacitances are very small in magnitude so they are
sensitive at high frequencies. At low frequencies their reactance are very high hence
behave like an open circuit, but at high frequencies their reactance are finite and
introduce impedances in the circuit.
(i) Transition Capacitance:
In the reverse bias there is a depletion region that
behaves essentially like an insulator between the layers of opposite charges. So it will
A
, where is
behave like a parallel plate capacitor whose value is given by:
C=
W
the permittivity of the dielectric (insulator), A is the area of the plates, W is the distance
between the parallel plates (or width of the depletion region). As is well known the width
of the depletion region increases with the increase of the reverse bias; a decrease in the
transition capacitance with the increase of the reverse bias will be observed. This
property of the diode is used in the construction of special types of diode called Varactor
diodes or Varicaps.
Fig. 4.23
4.12 Zener Diodes: Zener diodes also called as Avalanche diodes are the heavily
doped P N junction diodes which work in the reverse bias and operate in the break
down region. Ordinary diodes are never used in the break down region, since the
excessive current in the diode rises its temperature to a very high value and hence the
diode may be damaged. It has been observed that when the reverse voltage of the diode is
increased beyond certain limit then two types of break downs are possible. (i) Avalanche
Break Down; & (ii) Zener Break Down.
(i) Avalanche Break Down: When the reverse voltage of the heavily doped junction
diode reaches a certain limit, the electric field is quite intense and the minority carriers in
this field are accelerated and get sufficient velocity to collide with the ions in the
depletion region resulting thereby the liberation of electron hole pairs. These librated
carriers also gain enough velocities to dislodge other electron hole pairs. This
cumulative process is referred to avalanche multiplication. This leads a large reverse
current and the diode is said to be in the avalanche breakdown region.
(ii) Zener Break Down:
The Zener break down does not occur by the collision of
carriers with semiconductor ions as in the case of avalanche breakdown, but the breaking
of covalent bonds occurs by the strong field set up in the depletion region due to the
applied reverse bias. Thus a large reverse current is produced.
The V I characteristic of a Zener diode is shown in figure (4.24). It is clear
from this curve that in forward bias its characteristics are the same as that of the ordinary
diode. In the reverse bias, a constant reverse current flows until the break down voltage is
reached. This breakdown voltage is known as Zener voltage (Vz). The Zener voltage may
be different for different Zener diodes depending upon the amount of doping in the diode.
A heavily doped diode has a narrow depletion region and the breakdown occurs at low
voltage and hence the low Zener voltage. For lightly doped diodes the breakdown occurs
at high voltage. The Zener diodes having the break down voltage from 1.8 volts to 200
volts are available with power rating of watt to 200 watts. In high voltage Zener diodes
the avalanche multiplication is more pronounced and in the low voltage diodes Zener
Fig. 4.24
The Zener diodes are used as voltage regulator i.e. a constant voltage equal to the
Zener voltage may be obtained with these diodes. Its symbolic representation is the same
as that of ordinary diode with the only difference that the bar is replaced by a symbol Z (
fig.4.25 a). Its equivalent circuit may be re[resented by a battery equal to Zener potential
(fig. 4.25 b). The accurate equivalent circuit includes a small dynamic resistance in
series with the battery, as shown in figure (4.25 c).
Fig. 4.25
will be given off as heat and some in the form of light energy. In Si and Ge diodes this
energy is given off more in the form of heat and very negligible amount of energy is
transferred in the form of light. However, the energy is given up in the form of visible
lights than the heat if the diodes are designed by the Gallium Phosphide or Gallium
Arsenide Phosphide semiconductor materials. The LEDs fabricated by Gallium
Phosphide produces visible red light and Gallium Arsenide Phosphide semiconductor
produces visible green light. Infrared LEDs are designed by Gallium Arsenide
semiconductors which emit invisible infrared light in forward bias. The LED is
represented by the simple diode in addition emission of light is also shown (fig.4.26).
The LEDs are used as display devices and are available in different shape and size.
Fig. 4.26
that when the diode is in reverse bias, then reverse saturation current flows in the diode
which is generated due to the minority charge carriers. When the light energy incident on
the junction, generation of minority carriers are increased thereby increasing the reverse
current. The dark current of the photodiode is that current which is obtained when no
photons are incident on the junction. Figure (4.28) shows the characteristics of
photodiode for different intensity of light given in foot candles.
Problems:
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
14.
15.
16.
17.
18.
19.
20.
21.
(ii)
Photodiode
(iii) Light emitting diode
Discuss the physical mechanism of breakdowns in a junction diode. Explain the
working and characteristics of Zener diode.
(a) Show that the resistivity of the intrinsic Si crystal at 3000 K is 0.45-m (b)
what will be the resistivity of this Si crystal if the donor impurity of 1 atom per
108 Si atoms is introduced? Given that ni = 1.5 x1016 atoms/m3, n = 0.13 m2/voltsec, p = 0.05 m2/volt-sec, Atomic conc. of Si = 5.0 x1028 atoms/m3.
Ans. 0.037 -m
Find the density of impurity atoms that must be added to intrinsic Si wafer to
convert it to (i) 0.2 -m P type Silicon.
(ii) 0.2 -m N type Silicon.
Given for Si n = 0.13 m2/volt-sec, p = 0.05 m2/volt-sec.
Ans. NA=6.25x1020/m3, ND=2.4x1020/m3
Calculate the density of donor atoms to be added to an intrinsic semiconductor to
produce N type semiconductor of 4500 mhos/m. Given n = 0.385 m2/volt-sec.
Ans. ND=73x1021/m3
Mobilities of of electrons and holes in intrinsic Ge crystal at room temperature are
0.38 m2/volt-sec and 0.18 m2/volt-sec respectively. If the densities of electrons
and holes are 2.5x1019 /m3 and 1.5x1016/m3 respectively. Calculate electrical
conductivity and resistivity of Ge.
Ans. 1.35 mhos/m , 0.74 ohm-m
A forward biased P N junction diode requires 1 volt to pass a current of 300 mA.
The same junction requires 200 volts to pass 20 A current in reverse bias. Find
the forward and reverse resistance of the diode.
Ans. Rf =3.33 , Rr = 10 M
Sketch the output voltage across 10 K resistance of the circuit shown in the
figure given below. Use ideal diode approximation.
A forward biased Ge diode is connected as shown in figure given below. Find the
voltage across the diode if the reverse saturation current is 10 A.
Ans. 0.138 Volt
22.
Sketch the output voltage across the diode of the circuit shown in the figure given
below. Use ideal diode approximation.
23.
In the figure given below the diode is made of Ge and has a forward current of 10
mA at 1 volt. (a) How much current flows if the diode is considered ideal? (b)
How much current flows if the diode is considered by a battery and a resistance in
series with it?
24.
25.
26.
27.
28.
__________
Applications of Diodes
In the forgoing chapter of this book, the details of the semiconductors and
different types of diodes have been discussed. The applications of the semiconductor
diodes such as rectifiers, filters circuits, voltage multiplier circuits, clipping, clamping
Log antilog circuits will be discussed in this chapter. Zener diode as the voltage regulator
circuit will also be discussed in this chapter.
5.1 Rectifier Circuits: Many electronic equipments work with d.c. power supply.
The line voltage available from the power plugs is a.c. voltage (220 Volts & 50Hz
frequency). A circuit which converts a.c. voltage to d.c. voltage is required. Such a circuit
is called the rectifier circuit. The nonlinear elements like vacuum diodes or
semiconductor diodes may be used for the rectification of the supply. There are two types
of rectifier circuits (i) Half Wave Rectifier & (ii) Full Wave Rectifier. In the following
articles these circuits will be discussed in detail using the semiconductor diodes.
Fig. 5.1
To discuss its operation, assume that the peak value of voltage Em is large
enough than the cut in voltage of the diode, so that the diode behaves like an ideal diode.
During the positive half cycle of the input wave Es, the diode is in forward bias and
works as a closed switch. Therefore, applied voltage appears across the load resistance
RL. However, during the negative half cycle of the input wave, the diode is in reverse bias
and it acts as an open switch. In this case, no current flows through the circuit and voltage
across the load resistance RL is zero. The input, output waves of the circuit is shown in
the fig. (5.2).
Fig. 5.2
From this figure it is clear that the current in the load resistance flows only
during positive half cycle of the input wave and is zero during the negative half cycle,
i.e., the current is unidirectional. Hence the circuit is called a half wave rectifier.
E s = E m sin .t
Analysis:
The input a.c. voltage is given by
Since the current in the load resistance is unidirectional, so we take the average value of
the voltage across the resistance. It may be given as:
T
1 2
E
2
E d .c . = E m sin .t .dt
since T =
= m
T 0
The d.c. current flowing through the load resistance RL is given by:
I d .c . =
E d .c .
Em
=
RL
R L
Im
Em
is the peak current)
RL
The output voltage across the load resistance may be given by the Fourier analysis as:
Eout =
Em
(where I m =
Em
2E
2E
2 Em
sin t m cos 2t m cos 4t
cos 6t ........
2
3
15
31
------ (5.1)
From equation (5.1), it may be seen that the first term of the equation is the same as Ed.c.
as calculated above. In addition to this term there are other terms of frequency and its
higher harmonics. So the output voltage across the load resistance has the required
voltage (Ed.c) and other unwanted components called the ripple.
The root mean square value of the output voltage may be given by:
2
r .m .s .
1
=
T
E
2
2
m
. dt
sin t .dt =
2
E r .m .s . =
or
2
s
1
=
T
2
m
E
4
Em
2
------ (5.2)
E r2. m . s .
E m2
=
RL
4RL
Pin =
------ (5.3)
Pd . c .
E d2 . c .
E m2
=
= 2
RL
RL
(Putting E d .c. =
Em
Therefore, power delivered in load resistance due to unwanted components i.e. ripple
may be given as:
Pripple = Pin Pd.c.
E r2. m . s .
E d2 . c .
=
RL
RL
------ (5.4)
E a2 . c .
The Pripple is equal to
. The equation (5.4) may be rewritten as:
RL
E a2.c .
E2
E2
= r . m . s . d .c .
RL
RL
RL
or
E a .c .
=
E d .c .
E r2. m . s .
1)
E d2. c .
Where is the ripple factor and is defined as the ratio of the a.c. components to the d.c.
components at the output.
Putting the values of Ed.c. and Er.m.s.respectively we get:
= (
2
4
1) = 1 .21
From this equation, it is clear that is more than 1, which indicates that at the output, the
unwanted a.c. components (ripple) are more than the wanted d.c. components. Hence the
half wave rectifier being a poor circuit for rectification is not of much practical use.
Rectifier Efficiency: It is useful to define the quantity called the rectifier efficiency,
which is defined as:
Rectifier Efficiency = (d.c. power input to load) / (Input power delivered to load)
Pd .c .
x 100 %
P in
( E m2 2 R L )
x100 = 42 x100 = 40.6 %
2
(Em
)
4RL
This means, for half wave rectifier, under ideal conditions, only 40.6 % of the a.c. input
power is converted into d.c. power in the load resistance.
Example 5.1 A 12 volt a.c. from the secondary of a transformer is applied to the input of
a half wave rectifier circuit having 10K load resistance. If the diode is ideal, find:
(i)
(ii)
(iii)
(iv)
(v)
Solution: Given
Er.m.s. =12 Volts , RL = 10 K
(i)
Em = 2 Er .m.s. = 1.414 x12 = 16.97volts
(ii)
(iii)
(iv)
(v)
Em
16.97
= 5.4volts
3.14
E
16.97
Im = m =
= 1.7 mA
RL 10000
E
5.4
I d .c . = d .c . =
= 540A
RL
10000
PIV of the diode = Em = 16.97 Volts
E d .c =
.=
Example 5.2 A P N junction diode having forward resistance Rf = 25, is used in half
wave rectifier circuit. The input applied signal is given by Es = 25Sin(100t ) . If the load
resistance RL is 500, then calculate Im, Ir.m.s., Ed.c., d.c. current following through the
load resistance and the rectifier efficiency.
Solution:
Rectifier Efficiency
Pd .c .
x100
Pin
Pd .c .
0.115
=
x100 = 38.67%
Pin
0.2974
Fig 5.3
Fig. (5.4) shows the input and output waves of the full wave rectifier circuit,
Fig. 5.4
From these wave shapes, it is clear that the direction of current in the load resistance is
same for both the half cycles of the output wave. Hence, the circuit is called as full wave
rectifier.
Analysis:
In this circuit the centre tapped terminal of the transformer is used as the
common terminal of two voltages ES1 and ES2 which are 180 out of phase.
E S 1 = E S 1 = E m Sin t
Let
The average value (d.c.) of the voltage across the load resistance for the full wave
rectifier is given by:
E d .c .
T
1 2
=
E S 1 dt +
T 0
E
dt
T S 2
2
T
T
1 2
E
sin
t
.
dt
E
sin
t
.
dt
=
m
T m
T 0
2E
The r.m.s. value of the voltage across the load resistance is given by:
E r2.m .s .
or
T
T
1 2 2
2
=
E
.
dt
+
E
.
dt
S1
S 2
T 0
T
T
T
1 2
= E m2 sin 2 t.dt + E m2 sin 2 t .dt
T 0
Em
E r .m .s . =
2
E m2
=
2
From the Fourier analysis the voltage across the load resistance is given by:
EL =
2Em
4Em
4Em
4Em
cos 2 .t
cos 4 .t
cos 6 t ... ------ (5.5)
3
15
31
It is clear from this equation that first term of the output voltage across the load resistance
is the same as that of Ed.c., calculated above. Further the lowest frequency term (ripple) in
the full wave rectifier circuit is twice the frequency of supply signal.
The ripple factor is calculated as:
E r2. m . s .
1) =
E d2 . c .
E m2 2
2
4Em
1) = 0 . 48
------ (5.6)
It clearly indicates that being less that unity has the d.c. components (desired) in the
output more than the a.c. components (undesired).
Rectifier Efficiency: This is calculated as:
=
Pd . c .
x 100 %
Pin
( 4 E m2 2 R L )
8
x100 = 2 x100 = 81.2 %
2
(Em
)
2RL
Thus for full wave rectifier 81.2 % of the a.c. input power is converted to d.c. output
power.
Fig. 5.5
Disadvantage of Full Wave Rectifier: The full wave rectifier circuit has the following
disadvantages:
(i)
(ii)
(iii)
Example 5.3 A full wave rectifier circuit has the input signal E s = 100 Sin(100 .t ) , RL
= 900 and each diode has the forward resistance of 100 . Calculate
(i)
(ii)
(iii)
(iv)
Solution: Given
(i)
(ii)
(iii)
(iv)
Im =
Em = 100 Volts,
RL = 900 , Rf = 100
Em
100
=
= 100mA
RL + R f 900 + 100
2I m
2 x100
= 63.7 mA
3.14
E d .c . = I d .c. R L = 63 .7 mAx 900 = 57 .3 Volts
P
Rectifier Efficiency = d .c . x100
Pin
I d .c . =
Pin = I
2
r . m. s .
x(R
+ Rf
)=
Pd .c . 3.65
=
x100 = 73%
Pin
5
Example 5.4 A 15 0 15 volts transformer is used for full wave rectifier circuit. Each
diode has a forward resistance of 10. The load resistance is 6000 . Find Ed.c., Id.c.,
Ir.m.s., and rectifier efficiency .
Solution:
Rf = 10 , RL = 600
, Er.m.s. = 15 Volts
E m = 15 x 2 = 21.21volts
E d .c . =
2Em
2 x 21.21x600
.R L =
= 41.72volts
( R f + RL )
(10 + 600)
E d .c. 41.72
=
= 69.5mA
RL
600
Em
21.21
=
=
= 24.6mA
2 ( R f + R L ) 1.414 x610
I d .c . =
I r .m . s .
0.812
0.812
.R L =
Rf
( R f + RL )
(1 +
)
RL
0.812
0.812 x30 x100
=
x100 =
= 78.6%
20
31
(1 +
)
600
Fig. 5.6
Fig. 5.6(a)
Fig. 5.6(b)
The output wave form of the bridge rectifier is essentially the same as in the case of full
wave rectifier.
Advantages of Bridge Rectifier:
(i)
No especially designed center tapped transformer is required in the
bridge rectifier circuit.
(ii)
There is no common terminal (common between input and output),
so ve supply may be obtained just by reversing the output
terminals.
(iii) The peak inverse voltage across any of the four diodes in the
bridge rectifier circuit is equal to Em and not +2Em as in the case of
full wave rectifier.
(iv)
For the same output voltage, the transformer secondary line to
line voltage, in the bridge rectifier should be one half of that used
for full wave rectifier. Thus bridge rectifier supply large amount of
d.c. power.
Example 5.5 The forward resistance of each diode used in bridge rectifier is 10 . The
a.c. voltage used to the input is 230 volts and load current is 1K . Find Ed.c., Id.c., Im, a.c.
current to the load Ir.m.s. and PIV of the diodes used in the circuit.
Solution:
RL = 1000
2 E m xRL
2 x325.22 x1000
=
= 203.1 Volts
(2 R f + RL ) (20 + 1000) x3.14
( Here 2Rf is used in place of Rf as two diodes go in forward bias at a time)
E
203.1
I d .c. = d .c. =
= 203.1mA
RL
1000
Em
325.22
Im =
=
= 319mA
(2 R f + RL ) (20 + 1000)
E d .c . =
Figure (5.7)
shows the circuit diagram of a half wave rectifier with shunt capacitor filter. In this
circuit a capacitor C is connected in parallel (in shunt) with RL hence it is called shunt
capacitor filter. The operation of this circuit may be explained as follows:
Fig. 5.7
During the voltage rise of +ve half cycle of the input wave Es, the diode conducts
and the output follows as the input voltage at point A. The capacitor C starts charging and
thus it charges to the maximum of peak voltage Em of the input wave Es. Further during
the decrease of the input wave from Em to zero of the same half cycle, the diode D is in
reverse bias. The output seems to be disconnected from the point A and the capacitor C
will now start discharging through the load resistance RL. The RLC time constant is
chosen large enough compared to half the time period of the input wave, so that the
capacitor C is not completely discharged. As soon as the input voltage again becomes
greater than the output voltage (during the next +ve half cycle) the diode again conducts
and capacitor C starts charging further. In this way the cycle repeats. The input and
output wave with shunt capacitor filter is shown in Fig. (5.8).
Fig. 5.8
The discharging path will depend on the RLC time constant. Since it is large, the
discharging path will therefore, seem to be almost linear.
Calculation of ripple factor: Given input signal is E S = E m sin .t
The total change in the output (ripple voltage) is shown in Fig. (5.8). The average value
of this triangular wave is approximately half the total change in the output wave (ER),
which is given by:
E d .c . = E m
ER
. ----- (5.7)
2
For the good filtering action the discharge period T2 should be very much greater than the
charging period T1 i.e.
T (say) where T is the time period of the one complete cycle.
T2 >> T1
For simplicity of analysis the ripple voltage is approximated the exact triangular wave as
shown in Fig.(5.9).
Fig. 5.9
The equation of the Triangular wave is given by:
E = A1 + A2 .t
------ (5.8)
where A1 and A2 are constants which may be obtained from the boundary conditions:
E=
ER
2
at t = o
and
E=
A1 =
ER
2
E =
ER
2
at t = T
&
------(5.9)
A2 =
ER
T
ER
E
R .t
2
T
E r2. m . s . =
=
1
T
E r .m .s . =
dt
0
2
2 T
R
E
T
E R2
=
T
or
1 t
0 2 T .dt
E R2
=
12
1
t2
t
0 ( 4 + T 2 T ). dt
ER
------ (5.10)
2 3
During the discharge period T2, the capacitor loses the charge Id.c..T2 at a constant rate.
Hence the change in capacitor voltage ER is calculated as:
ER = (Loss of charge)/(capacity of the capacitor)
I d . c . .T 2
C
------ (5.11)
E d .c . = E m
1
f
------ (5.12)
I d .c .
2 f .C
1
has the dimension of resistance, which represents the source resistance
2. f .C
of d.c. supply Ed.c.; and may assumed to be an open circuit voltage. For having the low
ripple voltage and ensure good voltage regulation the capacitor C must be large enough.
The ripple factor is given by:
The term
ER
(since E R =
2 3 . E d .c .
1
=
2 3 . f .C . R L
I d .c .
)
f .C
E d .c.
----- (5.13)
= RL )
I d .c .
From this equation it is clear that we may get small ripple content at high load resistance.
At no load ( RL ) the output voltage will be equal to Em , the open circuit voltage of
the d.c. supply; and we thus say that this circuit behaves like a peak detector. This filter is
suitable for low current.
The PIV of the diode used in half wave rectifier with shunt capacitor filter is
approximately 2Em since the point D (in fig. 5.7), the cathode of the diode is at about +Em
potential and anode goes to Em with respect to common point. Hence the total reverse
voltage across the diode is 2Em.
(where
Example 5.6 A transformer whose secondary winding is rated at 12 volts r.m.s., is used
for half rectifier with shunt capacitor filter. If the value of capacitor C = 100 F and load
resistance RL = 1K and frequency f = 50 Hz, determine Ed.c. and Id.c., peak to peak ripple
voltage at the output, peak forward current in the diode. How do the above change if C is
increased to 1000 F? What should be voltage ratings of the capacitor, if 25% variation is
allowed in the input a.c. voltage.
Solution:
C = 100 F
RL = 1000 E r.m.s. =12 volts f = 50 Hz
E
E m = 12 2 = 12 x1.414 = 16.97 Volts, I d .c . = d .c .
RL
E d .c . = E m
or
E d .c . (1 +
I d .c .
E d .c .
= Em
2 f .C
2 f .C . R L
1
) = Em
2 f .C.RL
and
E d .c . =
Em
1
1 +
2. f .C.RL
16.97
16.97
=
= 15.43 Volts
1
1.1
1+
2 x50 x100 x10 6 x1000
E
15.43
I d .c . = d .c . =
= 15.43mA
RL
1000
Peak to peak ripple voltage at the output ER is given by:
I
15 . 43 x 10 3
E R = d .c . =
= 3 . 086 Volts
f .C
50 x 100 x 10 6
E
16.97
Peak forward current in the diode I m = m =
= 16.97mA
RL 1000
Now the value of C is increased to 1000 F so put C = 1000 F in the above calculations,
we get:
Ed .c. =
Ed .c. =
16.97
16.97
=
= 16.8 Volts
1
1.1
1+
2 x50 x1000 x10 6 x1000
E
16.8
I d .c . = d .c . =
= 16.8mA
RL
1000
I d .c .
16 . 8 x 10 3
=
= 0 . 336 Volts
f .C
50 x 1000 x 10 6
E
16.97
Im = m =
= 16.97mA
RL 1000
If 25% increase in the a.c. signal then peak voltage also increases in the same ratio i.e.
E m = 16.97 + 0.25 x16.97 = 21.2 Volts
So the voltage rating of the capacitor should be greater than 21.2 Volts may be taken of
25 Volts or 50 volts.
ER =
5.4.2 Full Wave Rectifier with Shunt Capacitor Filter: The circuit diagram
of this filter is shown in figure (5.10). The working of this circuit is similar to that of the
half wave rectifier with shunt capacitor filter; the only difference between the two is that
the circuit works for the half cycles. The input output wave shaped is given in figure (
5.11).
Fig. 5.10
Fig. 5.11
The ripple factor for the full wave rectifier with shunt capacitor filter may also be
calculated in the similar fashion as for half wave case simply by replacing T2 T 2 .
Since in this case, the discharge period T2 must be greater than T/2. So T2 is assumed to
be equal to T/2.
The ripple factor is given by:
------ (5.14)
4 3. f .C.RL
Fig. 5.12
From this figure we get
or
E i = R0 I L + E 0
and
E i E 0 = R0 I L
EI = No load voltage
E0 = Full load voltage
E0 = RL I L
R0 I L
R
x100% = 0 x100%
RL I L
RL
Example 5.7 A full wave rectifier is supplied with an a.c. signal of 50 0 50 volts
r.m.s. and 50 Hz frequency. A 100 F capacitor serves as a filter and takes 300 mA load
current. What is the d.c. load voltage? Also find the ripple factor.
So
Percentage regulation =
Solution:
Er.m.s. = 50 Volts,
f = 50 Hz
C = 100 F
Id.c. = 300 mA
E d .c . = E m
I d .c .
4 f .C
300 x10 3
= 70.7 15 = 55.7 Volts
4 x50 x100 x10 6
55.7
=
= 185.7
300 x10 3
= 70.7
RL =
E d .c.
I d .c .
1
1
=
6
4 3 . f .C .R L 4 x1 .73 x 50 x100 x10 x185 .7
= 0.156 = 15.6%
Example 5.8 It is required to design full wave rectifier with shunt capacitor filter which
is capable of supplying 20 volts d.c. at no load. The regulation of this supply is required
to be less than 10% for a full load current of 1 ampere. The maximum ripple is to be less
than 3 volts (peak to peak). Find (i) the required secondary rating of the transformer,
(ii) the value and voltage rating of the capacitor,
(iii) the peak forward current and PIV ratings of the diodes.
Solution:
% regulation = 10%
Percentage regulation = (No load voltage Full load voltage) x100/ Full load voltage
10
= (20 Full load voltage)x100/Full load voltage
or Full load voltage = 18.18 volts
The full load voltage should be greater than 18.18 volts say 18.5 Volts
or
We know
I d .c . R L = E m
I d .c .
4 f .C
I d .c . =
Em
or
1
)
4. f .C
300
Em = 1(18.5 +
) = 20 volts
4 x50 x1
( RL +
Er.m.s. =
Em
2
E m = I d .c . ( R L +
1
)
4. f .C
20
= 14.14 volts = 15 (say)
1.414
(i) So secondary of the transformer should be rated as 15 0 15 volts and current 1amp.
(ii) The value of capacitor C= 3333 F and voltage ratings should greater than 20 volts.
Em
20
=
= 1.08amp
RL 18.5
PIV of the diodes = 2Em= 40 volts
Im =
5.4.4 Series Inductor Filter: The circuit diagram of the series inductor filter is
shown in figure (5.13). Here an inductance is connected in series with the load resistance.
Therefore, it is known as series inductor filter. The signal EI has the d.c. components
along with the higher harmonics of input frequency . EI is given by:
EI =
2Em
4Em
4Em
cos 2 .t
cos 4 .t ......
3
15
Fig. 5.13
Inductance L is connected to eliminate or reduce the ripple content at the output.
Out of the ripple contents, the second harmonic term
4Em
. cos .t is the only
3
effective term. Other terms may be neglected. The inductance offers zero reactance for
d.c. components and thus d.c. voltage appears at the output terminals. However, it offers
very high reactance for the second and other higher harmonic terms. Thus the inductance
attenuates the a.c. components to appear at the output terminals.
Now the ripple for this type of filter is calculated as below:
E a .c . =
4Em
RL
.
)
3 ( RL + X L
where
X L = 2 j . L , is the inductive
reactance at second harmonic frequency 2 . The root mean square value of this ripple
content is :
E r .m .s.
If
4Em
RL
3 2 ( R L + X L )
4 Em
RL
=
=
2 2
3 2
R L + 4 L
E r .m. s . =
4 2 L2
>> 1
RL2
E d .c . =
then
E r .m . s . =
4Em
4 2 L2
3 2 1 +
R L2
2 E m .R L
3 . 2 . .L
2Em
1 RL
E r .m .s .
2 E m R L 3 2
.
=
=
2Em
E d .c .
3 2 .L
------ (5.15)
From this equation, it is clear that the ripple factor depends on both the load resistance
and the magnitude of the inductances. The ripple factor decrease with the increase of
inductance; and also it is smaller for smaller value of RL. That is the inductor filter is
suitable for higher value of load current.
Example 5.9 A full wave rectifier with series inductor filter has the load resistance of
1K and inductor of 25 Henry. The peak value of the applied a.c. signal is 50 volts and
frequency 50Hz. Calculate d.c. output voltage, d.c. current to the load resistance and the
ripple factor. Diodes used are ideal.
Solution:
L = 25 Henry Em = 50 Volts RL = 1000 f = 50 Hz
2 E m 2 x50
E d .c . =
=
= 31.85 Volts
3.14
E
31.85
I d .c . = d .c . =
= 31.85mA
RL
1000
RL
1 RL
1000
Ripple factor =
.
=
=
= 0.75
3 2 .L 3 2 x 2 xxf 3x1.414 x 2 x3.14 x50
capacitor used for the filtering action is suitable for all values of the currents. Figure
(5.14) shows the circuit diagram of L-section or L-C filter with full wave rectifier.
Fig. 5.14
In this circuit, the values of inductance L and capacitance C are chosen so that XL
(inductive reactance) is much greater than XC (capacitive reactance) at the ripple
frequency. In this way the inductor attenuates the ripple and capacitor bypasses it.
The voltage EI available at the input of the L-section filter is given by:
EI =
2Em
4Em
4Em
cos 2 .t
cos 4 .t ......
3
15
Higher Harmonic terms (having frequency more than 2 ) may be neglected. The
effective ripple frequency may be assumed as 2 .
E d .c . =
2Em
The a.c. components (ripple content) at the output terminals may be given by:
E a .c . =
4 E m .( X C R L )
cos 2 .t
3 .( X L + X C R L )
Ea .c . =
4 E m .X C
cos 2 .t .
3 . X L
E r . m. s . =
4 Em X C
3 2 X L
1
(capacitive reactance at 2 ripple frequency)
2.C
XL = 2
L (inductive reactance at 2
ripple frequency)
XC =
we get E r .m. s . =
4 Em
Em
=
3 2 2 .2L.2C 3 2 2 L.C
E r .m.s E m (3 2 2 LC )
=
=
E d .c .
2Em
1
=
------ (5.16)
6 2 2 L.C
It is clear from this equation that the ripple factor is independent of load resistance. So
this filter circuit is suitable for all values of currents.
5.4.6
Fig. 5.15
higher d.c. output voltage with low ripple. It used for medium load currents. The
capacitors C1, C2 and inductance L form a type network, hence it is known as Section filter. Here the capacitor C1 bypasses the ripple frequency, the inductance L
attenuates the ripple and C2 further bypasses it. So it is assumed that pure d.c. is available
at the output.
The r.m.s. value of a.c. components (ripple content) across the capacitor C1 is given by:
I d .c.
. I d .c .
E r . m. s . =
=
where = 2f
4 3 fC1
2 3 C 1
The r.m.s. value of the a.c. voltage across the parallel combination of C2 and RL may be
calculated as:
E r' .m . s . =
E r .m.s. ( X C 2 R L )
( X L + X C2 R L )
RL >> X C2 )
1
2.C
XL = 2 L
Putting XC =
and
'
We get E r .m.s.
.I d .c.
8 3 3 C1C 2 L
I d . c . . X C 2
2 3 C 1 X L
(since X L >> X C 2
Ed.c. = Id.c. RL
and
or
E r' .m.s.
.I d .c .
=
=
E d .c .
8 3 3 .C1 .C 2 .L.I d .c. R L
=
3
8 3 .C1 .C 2 .L.R L
------ (5.17)
Fig. 5.16
Example 5.10 A full wave rectifier with section filter has the following circuit
elements. C1 = C2 =20 F, L = 20H, RL = 5K, peak value of the a.c. signal 200 volts
and frequency = 50 Hz. Find the ripple factor of this circuit.
Solution:
or
8 3 3 .C1 .C 2 .L.R L
3.14
5.5 Voltage Multiplier Circuits: Some times high voltage / low current d.c.
supply is required in electronic circuits. Such a supply is needed for accelerating the
electrons in a cathode ray tube of CRO. Voltage multiplier circuits are used to design
such a supply, it gives a d.c. output which is a multiple of the peak value of the input a.c.
signal applied to the circuit.
5.5.1 Half Wave Voltage Doubler: As the name indicates it gives d.c. output
which is almost double the peak value of the input signal. It is also known as the cascade
voltage doubler. The basic circuit diagram of the half wave voltage doubler is shown in
figure (5.17a).
It works as follows. During the negative half cycle of the input sinusoidal wave,
diode D1 conducts and the capacitor C1 charges to the maximum of the peak value of the
input wave (Em) with the polarity of the capacitor as shown in figure (5.17). The diode D2
will be in the reverse bias. Now during the positive half cycle of the input wave, diode D1
will
Fig. 5.17
be in reverse bias and diode D2 conducts as the voltage across the diode D1 is positive
and its magnitude will be approximately equal to double the peak value of the input
sinusoidal wave. The capacitor C2 will charge to steady voltage +2Em for the number of
cycles of operations. So the output voltage E0 which is equal to the double of the peak
value of the input will be available across the load resistance RL. Hence this circuit is
known as voltage doubler. The PIV ratings of the diodes used in this circuit, is 2Em. Half
wave voltage doubler has very poor regulation and its ripple content is also high as ripple
frequency is equal to the frequency of the input signal.
5.5.2 Full Wave Voltage Doubler: The basic circuit diagram of the full wave
voltage doubler is shown in figure (5.18). It works as follows.
Fig. 5.18
During the first positive half cycle of the input sinusoidal signal of the wave the diode D1
will conduct and capacitor C1 charges to the maximum of the peak value Em of the wave,
with the polarity of the capacitor C1. In this case, the diode D2 will be in reverse bias.
Now during the next negative half cycle of the input wave, diode D1 will be in reverse
bias and diode D2 will conduct and capacitor C2 will charge to Em. The total voltage
across the load resistance RL will be just double of the peak value of the input wave i.e.
+2Em. The PIV ratings of the diodes used in this circuit, is 2Em. The ripple frequency in
this circuit is equal to twice the frequency of the input signal (second harmonic terms).
5.5.3 Half Wave Voltage Multiplier: The half wave voltage doubler discussed
above can be extended to obtain any multiple of the peak value of the input wave i.e.
3Em, 4Em, 5Em, 6Em etc. The circuit thus obtained may be called as voltage multiplier
which is shown in figure (5.19).
The circuit may be explained on the same lines as the half wave voltage doubler.
The voltage obtained across A & B terminals is equal to 2Em, and the voltage across A &
Fig. 5.19
C terminals is equal to 4Em (Quadrupler), and across A & D is 6Em. The voltage across
the terminals E & F is 3Em (Tripler), and the voltage across E & G terminals is 5Em.
Example 5.11 What will be voltage at the output of half wave voltage doubler, if the
voltage at the secondary of the transformer is 25 volts? What will be PIV of the diodes
used?
Solution:
Er.m.s. = 25 volts,
Peak value Em = 2 xE r .m.s. = 1.414 x 25 = 35.35 volts
Output voltage of the doubler = 2.Em = 2x35.35 = 70.70 volts
PIV of the diodes used
= 2.Em =70.70 volts
Clippers
Series Clippers
Unbiased
Clippers
Positive
clippers
Negative
clippers
Shunt Clippers
Biased
Clippers
Positive
clippers
Negative
clippers
Biased
Clippers
Unbiased
Clippers
Positive
clippers
Negative
clippers
Positive
clippers
Fig. 5.20
5.6.1 Unbiased Positive Series Clipper: This circuit is basically the half wave
rectifier as shown in figure (5.21). If the input wave sine, triangular or square wave is
applied to the input of the circuit, we get zero output for the positive half cycle of the
input wave; and for the negative half cycle output is the same as the input. This is
because that the diode goes in reverse bias during positive half cycle of the input wave
and during the negative half cycle the diode is forward bias and output follows the input.
The input output wave shapes are shown in figure (5.22). From the wave shapes it is clear
that this circuit clip off the positive half cycle of the input wave hence the name positive
clipper.
Fig. 5.21
Fig. 5.22
Negative
clippers
5.6.2 Unbiased Negative Series Clipper: If the connections of the diode are
reversed as shown in figure (5.23), then the circuit is known as negative unbiased series
clipper circuit. It clips off the negative half cycle of the input wave; and the output is the
same as the input for negative half cycle. The input output wave shapes are shown in
figure (5.24).
Fig. 5.23
Fig 5.24
5.6.3 Biased Positive Series Clipper: The circuit diagram of this clipper is shown
in figure (5.25). To explain the working of the circuit let us assume the diode and battery
Fig. 5.25
are ideal. During the positive half cycle of the input, the point A is positive with respect
to point B and the diode will remain in reverse bias till the cathode of the diode is more
negative than E1. During the next half cycle of the input wave the diode will remain in
reverse bias and the output E0 is zero. So when the input is positive and beyond E1, the
output follows the input; and when the input is between zero and E1 then the output E0 is
zero. It is, therefore, concluded that this circuit has clipped off the portion between zero
and +E1 of the input wave. Hence the name biased positive clipper. The input output
wave shapes are given in figure (5.26). It is worth while to mention that the input should
be greater than the magnitude of the battery otherwise the clipping will not take place.
Fig. 5.26
5.6.4 Biased Negative Series Clipper: The circuit diagram of this clipper is
shown in figure (5.27). To explain the working of the circuit let us assume the diode and
Fig. 5.27
battery are ideal. During the positive half cycle of the input, the point A is positive with
respect to point B and the diode will be in reverse bias. During the next half cycle of the
input wave the diode will remain in reverse bias till the anode of the diode is more
positive than E2 and the output E0 will follow the input beyond E2. So when the input is
positive, the output is zero and when the input is negative and beyond E1 then the output
follows the input. It is, therefore, concluded that this circuit has clipped off the portion
between zero and E2 of the input wave. Hence the name biased negative clipper. The
input output wave shapes are given in figure (5.28). It is worth while to mention that the
input should be greater than the magnitude of the battery otherwise the clipping will not
take place.
Fig. 5.28
Further if both the circuits of figures (5.25) & (5.27) are combined as shown in figure
(5.29), then the clipper will be both sided biased clipper.
Fig. 5.29
It is very easy to explain the circuit on the similar lines as discussed above. In this
circuit the diode D1 conducts when input is positive and beyond E1. The output thus
follows the input, clipping off the portion between 0 and E1. The diode D2 will conduct
when the input is negative and beyond E2. The output follows the input, clipping off the
portion between 0 and E2. The input output wave shapes are shown in figure (5.30).
Fig. 5.30
In the clipping circuits discussed above, we have considered the ideal diodes and
ideal batteries. Practically it is sometimes important to consider the knee voltage or cut
in voltage V of the diode, its resistance rd and also the internal resistance of the battery
rb. In this situation the V potential will be added with the voltage of the battery that is
clipping voltage will be E1+ V and E2 + V in double sided series clipper. The transfer
characteristics which is the input output relationship, will have less than unity slope at the
RL
points (E1 + V ) and (E2 + V ). The value of slope is given by
. This
RL + rd + rb
will result a distortion in the out put wave forms.
Example 5.12 Draw the transfer characteristics of the series clipper circuit shown in
the figure (5.31a). The values of the circuit parameters are given as: E1 =1.5 V, E2 = 2.0
V, RL = 200 , diode resistance of each diode rd=20 and internal resistance of each
battery rb = 10 . The cut in voltage of each diode V = 0.7 V.
Fig. 5.31a
Fig. 5.31b
Solution:
RL
200
=
= 0.87
RL + rd + rb 200 + 20 + 10
The transfer characteristics are shown in figure (5.31b).
The slope at these points is
Fig. 5.32
positive shunt clipper is shown in figure (5.32). Its working may very easily be explained
as follows. During the positive half cycle of the input wave, the diode is forward biased
and will act as an on switch. The output will be zero for the positive half cycle. However,
for the negative half cycle diode is in reverse bias and will act as open switch. The output
will therefore, follows the input. So during positive half cycle no output is obtained
clipping off this cycle of the input wave. The output is taken in parallel with the diode
hence called unbiased positive shunt clipper. The input output wave shapes are shown in
figure (5.33).
Fig. 5.33
5.6.6 Unbiased Negative Shunt Clipper: In this circuit the connections of the
diode are reversed as shown in figure (5.34a). This circuit clip off the negative half cycle
of the input wave and positive half cycle is obtained without any distortion. The input
output wave shapes are shown in figure (5.34 b)
5.6.7 Biased Positive Shunt Clipper: The circuit diagram of the biased positive
clipper is shown in figure (5.35a). It work as follows, during the positive half cycle of the
input wave, the diode will be in reverse bias and behaves as an open switch till input is
less than or equal to the magnitude of the battery E1. In this condition, output follows the
input. When the input becomes more positive than E1, diode conducts and works as an on
switch. The output will equal to E1. During the next half cycle the diode will be in reverse
bias and output will follow the input. So it is concluded that the portion of the input
beyond E1, in positive half cycle is clipped off. The input output wave shapes is shown in
figure (5.35 b).
5.6.8 Biased Negative Shunt Clipper: The circuit diagram of the biased negative
clipper is shown in figure (5.36 a). In this circuit the connections of the diode and
battery are reversed. It work as follows, during the positive half cycle of the input wave,
the diode will be in reverse bias and behaves as an open switch and the output follows the
input. During the next half cycle of the input wave the diode will be in reverse bias till
the input is less negative than E2.When the input becomes more negative than E2, diode
conducts and works as an on switch. The output will equal to E2. So it is concluded that
the portion of the input beyond E2, in negative half cycle is clipped off. The input output
wave shapes is shown in figure (5.36 b).
Further both the circuits of figures (5.35 a) & (5.36 a) may be combined to get both sided
biased shunt clipper as shown in figure (5.37 a). It may be explained that the portion
beyond E1 in the positive half cycle of the input, is clipped off and in the negative half
cycle the portion beyond E2 is clipped off. The input output wave shapes are shown in
figure (5.37 b).
Example 5.13: The diodes connected in the circuit of figure (5.37 a) are not ideal but
have some finite forward resistance rd. Draw its transfer characteristics and the input
output wave forms.
Solution: When the input signal is lying between E1 and E2, both the diodes will be in
reverse bias and the slope will be unity at the origin. When the input is beyond E1 or E2,
the slope at these points E1 and E2 will not be zero but will have the slope equal to
rd
which is small positive. So the output will be slightly distorted at the points E1 &
R + rd
E2. The transfer characteristics and its input output wave shapes are given in figure (5.38)
Fig. 5.38
5.7 Clamping Circuits: The clamping circuit is used to clamp a signal to a desired
d.c. level. The sinusoidal, square or triangular signal normally swings symmetrically
about the X- axis with equal magnitude on both sides as shown in figure (5.39). The
signal in this condition is said to have the zero average value or its d.c. level is zero. If the
signal is lifted upward to touch the negative peak points of the signal to X- axis, the
signal is said to have positively clamped at zero d.c. level. If on the contrary the signal is
lifted downward to touch the positive peak points of the signal to X- axis, the signal is
said to have negatively clamped at zero d.c. level (ref fig. 5.39). The signal may further
be lifted upward or down ward to a desired positive or negative voltage (E) as shown in
figure (5.39). In this condition the signal is said to have clamped at positive E volts or
negative E volts.
Fig. 5.39
The clamping circuit shown in figure (5.40a) consists of a diode, a capacitance
and a resistance. To the input of this circuit we apply a signal whose d.c. level is zero i.e.
which swings both sides of X axis symmetrically. During the first negative half cycle of
the input wave Ei, diode conducts and it behaves as a closed switch. The capacitor C
charges to the peak value of the negative swing (EN) with the polarity shown in figure
(5.40a). The values of the capacitor C and resistance R are so chosen so that the RC time
constant is large enough so that the capacitor is not immediately discharged. Now during
the next positive half cycle of the input wave, diode is in reverse bias and behaves as an
open switch. The voltage at the output will be equal to the magnitude (EN+EP).The cycle
repeats and we get the output as shown in figure (5.40b). It is clear from this figure that
the output wave touches the negative peak of the signal to the X-axis hence it is
positively clamped at zero d.c. level.
If the diode connections are reversed as shown in figure (5.41a), the circuit may easily be
explained that the signal is negatively clamped at zero d.c. level (ref. 5.41 b).
Now to clamp the signal at some positive E volt, then a battery of E volt may be
introduced is series with the diode as shown in figure (5.42 a). Input output signals are
shown in figure (5.42 b).
Fig. 5.42 b
Fig. 5.42 a
Similarly, to clamp the signal at some negative E volt, then a battery of E volt may be
introduced in series with the diode as shown in figure (5.43 a). Input output signals are
shown in figure (5.43 b).
5.8 Log and anti log circuit: The signal processing operations such as logarithm
and antilogarithm can be performed using the p n junction diode characteristics. As it is
well known that the current flowing through the diode is given by
I = I s (eV / VT 1)
------- (5.18)
where VT is the thermal voltage and Is is the reverse saturation current which are
constants at the particular temperature and semiconductor material. If V >> VT, this
equation will of the form
I = I s eV /VT
------ (5.19)
i.e. if a voltage V is applied across a diode as shown in figure (5.44a), the current
flowing through the diode will be proportional to the antilog function
Fig. 5.44 a
Fig. 5.44 b
of this voltage V. This circuit may be called as the antilog circuit. Figure (5.43b) shows
the antilog function of the input voltage V.
Taking the log on both sides of equation (5.19), we get:
I V
I
ln =
or
------ (5.20)
V = VT ln
Is
I s VT
from this equation it is clear that if a known current I from a current source
Fig. 5.45a
Fig. 5.45 b
is passed through the diode (fig. 5.45 a), then the voltage across the diode will be
proportional to the logarithm of current I. hence this circuit may be called as log circuit.
The logarithm function is shown in figure (5.45 b).
5.9 Zener Diode as Voltage Regulator: The heavily doped P N junction diodes
which work in reverse bias and operate in the break down region, known as Zener diodes
have already been discussed in the preceding chapter. Here we shall discuss its most
common application as a voltage regulator which provides a constant voltage from a
source whose voltage may vary over a sufficient range. A simple voltage regulator circuit
using Zener diode is shown in figure (5.46).
In this circuit a series combination of Zener diode and a resistance Rs, is connected across
the unregulated supply Ei. The regulated output voltage E0 is available across the parallel
combination of Zener diode and the load resistance RL. The polarity of the Zener diode is
such that it is biased in reverse bias. The Zener diodes of different break down voltages
Fig. 5.46
are available in the market, so the diode of required break down voltage Ez is chosen in
the circuit. If the circuit elements are such that the voltage across the Zener diode is less
than the Zener break down voltage Ez, the diode will behave like an off switch.
Ei RL
. The Zener diodes are never used
Rs + R L
in this state.
If the voltage across the Zener diode is more than or equal to the Zener break down
voltage Ez, the diode is in on state and acts as voltage source of voltage Ez. The output
voltage E0 will be equal to Ez. This is the required state for the voltage regulation.
The current drawn Is from the unregulated supply is given by Is = Iz + IL
E
E E0
or
Iz = Is IL
where I L = i
and
Is = i
RL
Rs
The power dissipation of the Zener diode is given by:
Pz = Ez.Iz.
As discussed above the Zener diode is used in the break down region. The output voltage
will be equal to the Zener voltage. This circuit is commonly used as voltage regulator or
as a fixed reference source. The regulator circuit gives the constant voltage irrespective of
the change in the load resistance RL or the change in the unregulated supply Ei. We shall
now find the minimum value of load resistance RL and the minimum value of the Ei. If
the load resistance RL or unregulated supply is too small the diode will not be in the break
down region or the Zener will be off.
Ei xRL
We know
E0 = E z =
( Rs + RL )
or
( Rs + R L ) E z = Ei R L
or
RL ( Ei E z ) = Rs E z
Rs E z
,
( Ei E z )
so any load resistance greater than this value will ensure the Zener diode is in the break
down region or on state.
or
RL min =
E0
Ez
=
RL
R L max
Ei E z E s
=
= Is
Rs
Rs
The Zener current is minimum, as
Is = Iz + IL .
or
I L max =
I L min = I s I z max
R L max =
Ez
I L max
The minimum value of the unregulated supply is to be calculated as follows:
Ei xRL
We know
E0 = E z =
( Rs + RL )
( R + Rs ) xE z
and
Ei min = L
RL
The maximum value of Ei is limited by the maximum Zener current Izmax. Since
Izmax = Is IL .
Now
Ei = I.Rs+ E0
As E0 = Ez is constant, the input voltage will be maximum when Is is maximum, so
Eimax = Ismax.Rs + Ez
It is worth while to mention the following points regarding the Zener regulator
circuits.
1.
More than one Zener diodes may be connected
in series, and the
output voltage will be sum of all the break down voltages of the Zener
diodes. Let three Zener diodes Z1, Z2, Z3 are connected in series as shown
in figure (5.47), whose values are Ez1 = 6 volts, Ez2 = 12 volts, Ez3 = 15
2.
3.
Fig. 5.47
volts. The output voltage will be 33 volts, provided the circuit parameters
are properly chosen, so that the voltage across the load resistance is more
than 33 volts, when diodes are assumed in off state.
The Zener diodes are never connected in parallel, as in the break down
region the Zener diodes behave like ideal voltage source.
The Zener diodes may be connected in series back to back as shown in
figure (5.48a). This circuit will behave like the shunt clipper circuit. Input
Fig. 5.48 a
Fig. 5.48 b
output follows the input. But when the input is greater than the break
down voltage of Z2, a constant voltage equal to Ez2 will be maintained
across the output. Thus it clips off the portion of the input signal beyond
Ez2. Similarly it can be shown that this circuit clips off the portion of the
negative half cycle beyond Ez1, as the process is reverse in this case. The
input output wave shapes are shown in figure (5.48 b).
Example 5.14 The Zener diode regulator circuit shown in figure (5.49) has the following
parameters. Ei = 20 volts, Rs = 1K, Ez = 8.2 volts and RL = 2K. Find E0, Es, Iz. If the
maximum wattage of the Zener diode is 35 mW, then suggest whether this diode will
work or not.
Fig. 5.49
If the Zener diode is in the off state, the voltage across the load resistance RL
20Vx 2 K
is given by:
E=
= 13.33Volts
(1 + 2) K
This voltage is greater than the break down voltage of the Zener diode, the diode will go
in the on state and out put voltage will be equal to the Ez.
So
E0 = Ez = 8.2 Volts
and
voltage across Rs is Es = 20 8.2 = 11.8 volts
11.8Volts
The current following through the resistance Rs is
Is =
= 11.8mA
1K
8.2Volts
The current following through the resistance RL is
IL =
= 4.1mA
2 K
The current following through the Zener diode is
I z = I s I L = 11.8 4.1 = 7.7mA
Power of the Zener diode
Pz =Ez x Iz =7.7 mA x 8.2 volts = 63.14 mW
This is the required power of the Zener diode. So we have to use the Zener diode whose
maximum power is greater than 63.14 mW. But in the given problem, the required power
of the Zener diode is less than the given power 35 mW. So the Zener diode of 35 mW
power will not work. The Zener diode of higher than 63.14 mW should be used.
Solution:
Example 5.15
The Zener diode regulator circuit shown in figure (5.50) has the
following parameters. Ei = 35 volts, Rs = 1.2 K, Ez = 12 volts and maximum Zener
current is 10mA. Find the range of RL so that E0 remains to be constant to 12 volts.
Fig. 5.50
Solution:
I L min . = I s I z max = 19 .2 10 = 9 .2 mA
Ez
12 volts
R L max =
=
= 1 .3 K
I L min .
9.2 mA
Problems:
1. Draw a circuit diagram of a full wave rectifier along with a series inductor
(choke) filter and obtain a formula for the ripple factor.
2. Give the circuit diagram and describe the working of a full wave rectifier with
shunt capacitor filter. Why for very low ripple the output current should be very
small?
3. Explain, giving the circuit diagram, the working of a full wave rectifier. Obtain
the expressions for average, r.m.s. value of the output voltage, efficiency and
ripple factor.
4. Drive the expressions for (a) average and (b) r.m.s. value of the output voltage of
a half wave rectifier. Find the expression of rectifier efficiency and ripple factor
for half wave rectifier.
5. Describe the circuit diagram and explain the working of half wave rectifier.
Explain the ripple voltage and ripple factor for the same.
6. Give the circuit diagram of a full wave rectifier with an L-Section filter and
explain its working. Find the expression for the ripple factor.
7. Give the circuit diagram of a full wave rectifier with - section filter and explain
its working. Find the expression for the ripple factor.
8. What do you mean by the peak inverse voltage of the diode? Show that when a
capacitor is connected across the load resistance of a half wave rectifier circuit,
and then the peak inverse voltage of the diode is approximately twice the peak
voltage of the input signal.
9. Discuss the bridge rectifier circuit with neat circuit diagram. What are its merits
and demerits? Show that the PIV of the diodes used in bridge rectifier is equal to
the peak value of the input signal.
10. Discuss the circuit of the full wave rectifier and explain its working. Mention its
advantages and disadvantages. Show that PIV of the diodes used in this circuit is
equal to twice the peak value of the input signal.
11. Making the suitable approximations, determine the d.c. output voltage as well as
ripple factor of the half wave rectifier with shunt capacitor filter.
12. Making the suitable approximations, determine the d.c. output voltage as well as
ripple factor of the full wave rectifier with shunt capacitor filter. Show that its
value is approximately half the value calculated for half wave rectifier.
13. What do you mean by clipping circuits? Mention various types of clipping
circuits. Discuss double sided biased series clipper.
14. Discuss various types of shunt clipper with the help of suitable circuit diagrams.
15. Discuss half wave voltage doubler with a suitable diagram. Show that the PIV of
the diodes used in this circuit is twice the peak value of the input signal.
16. Discuss the voltage multiplier circuit.
17. Discuss full wave voltage doubler with suitable circuit diagram. What are its
advantages?
18. What do you understand by Clamper? Discuss a clamper circuit with suitable
circuit diagram.
19. What is Zener diode? Explain how the Zener diode is used as a voltage regulator.
E
20. Prove that r.m.s. value of the triangular ripple wave is R , where ER is the peak
2 3
value of the ripple.
21. A 200 volts a.c. signal of frequency 50 Hz is applied to the half wave rectifier
circuit having load resistance 500 . If the diode used in the circuit is ideal then
find d.c. output voltage across the load resistance, d.c. and r.m.s. current flowing
through the load resistance.
Ans. 90 Volts, 180 mA, 141.4 mA
22. Repeat the problem 21, assuming the diode has the forward resistance of 20 .
Ans. 86.6 volts, 173.2 mA, 141.4 mA
23. A full wave rectifier is to supply 30 volts d.c. across the load resistance of 1K.
Find (a) r.m.s. value voltage of the transformer, (b) peak diode current and (c)
power rating of the transformer.
Ans. 33 0 33 volts transformer, 33mA, 1.1 watt
24. A 20 0 20 volts transformer is used for full wave rectifier circuit. Each diode
has a forward resistance of 20. The load resistance is 2K. Find Ed.c., Id.c., Ir.m.s.,
and rectifier efficiency .
Ans. 17.8 volts, 8.9mA, 9.9 mA, 80.4%
25. A center tap transformer having 20 volts r.m.s. on each side of the center terminal
is used in full wave rectifier with shunt capacitor filter. If frequency of the input
a.c. is 50Hz, the load resistance is 300 and capacity of the shunt capacitor is
470F, find the d.c. load voltage and the ripple factor.
Ans. 27.3 volts, 2.1%
26. A full wave rectifier with shunt capacitor filter has the following parameters. Ed.c.
= 50 volts, Id.c. =277mA, Ir.m.s. = 289 mA and f = 50Hz. Find the value of ripple
factor and the capacity of the capacitor.
Ans. 27.6%, 58F
27. A full wave rectifier with shunt capacitor filter is to supply a 200 load with 150
mA current. What should be voltage rating of the transformer at 50 Hz frequency,
to have a ripple factor of 0.04?
Ans. 23 0 23 V
28. A full wave rectifier circuit is connected to a - section filter, having two 100F
capacitors and a 5 H inductor. Find the value of ripple content if the frequency of
the a.c. mains is 50 Hz and load connected at the output is 150.
Ans. 0.098%
29. Find the maximum and minimum values of Zener current in a Zener regulator
circuit. Given Rs = 3.5K, RL = 5K, Ez = 15 Volts and the input varies from 35
volts to 55 volts.
Ans. 8.43mA, 2.7mA
30. If in Zener diode regulator circuit, Rs = 1K, Ez = 12 Volts, RL=3K and Ei = 30
volts, find the output voltage, the voltage across the series resistance Rs and also
the Zener current.
Ans. 12 volts, 18 volts, 14mA
-----------
6
Junction Transistors
W. Schockley, J. Bardeen and W. H. Brattain of Bell Telephone Laboratories, U.S.A. in
1948 invented an important semiconductor device named as transistor which is now most
commonly being used in electronic instruments. The junction transistor is also called
Bipolar Junction Transistor (BJT) because the current flows in it due to both types of
charge carriers electrons and holes. Transistors have the advantages that its size is very
small, works on low applied voltage and capable of producing large amplifications.
Physical behaviour of transistors including V I characteristics will be studied in this
chapter.
6.1 The Transistor: Junction transistors are made up of two PN junctions of Si or Ge,
forming PNP or NPN transistors. The PNP transistor is formed by sandwiching a thin N
layer between two P layers. Similarly an NPN transistor is formed by sandwiching a
thin P layer between two N layers. These two types of transistors with their symbols
are shown in figure (6.1). The three regions of the transistor are known as emitter, base
and collector. The emitter is heavily doped, base region is thin and very lightly or
sparingly doped and the collector is moderately doped. Three currents flow in the
transistor namely emitter current IE, base current IB and collector current IC.
Conventionally, it is assumed that all the three currents are entering the junctions
irrespective of the types of the transistor. That is whether the transistor is PNP or NPN,
the current entering the junction is positive and leaving the junction is negative. If the
actual current in either type of transistors is entering the junction, the current is taken as
positive otherwise negative.
Fig. 6.1
Fig. 6.2 a
Fig. 6.2 b
The majority charge carrier concentration in each region will be equal to the
corresponding doping level.
i.e.,
p = NA in p type semiconductor,
and
n = ND in n type semiconductor.
The minority carrier concentration can be calculated from the law of mass action
np = ni2
Thus the number of electrons (minority carriers) in p type semiconductor or
emitter is given by:
ni2
np =
= n po
NA
the suffix p represents the p type semiconductor and npo represents the minority carrier
electron in p type emitter in thermal equilibrium. NA is the acceptor concentration in p
type emitter.
ni2
pn =
= pno
ND
pno represents the minority carrier holes in n type base in thermal equilibrium. ND is the
donor concentration in the n type base.
Generally in a transistor base is lightly doped NA>>ND ,
this implies
The no. of minority charge carriers (electrons) in p type collector can also be
given as:
n po
ni2
= ' where N A' is the acceptor concentration in the p type
NA
collector. The minority carrier concentrations in the three regions in thermal equilibrium
state are therefore, depicted in figure 6.2(b). These concentrations will vary with the
application of biasing voltages to the transistor junctions.
6.2 The Transistor in active region: Internal physical behaviour of the transistor will
be discussed by considering the transistor (PNP) in the active region i.e. emitter base
junction is biased in forward bias and collector base junction is biased in reverse bias,
which is shown in figure 6.3(a). The variation of potential barrier with biasing of the
transistor is shown in figure 6.3(b). The dotted lines show this variation in open circuit
condition of the transistor; the solid lines, however, show this variation after the
application of biasing voltages. The space charge regions at the emitter junction JE and at
the collector junction JC are not shown, as it is assumed to be negligibly small. The
forward biasing of the emitter junction lowers barrier potential V0 by an amount equal to
the magnitude of the applied emitter base voltage VEB , where as the reverse biasing of
the collector junction increases the barrier potential by the amount equal to the magnitude
of the applied collector base voltage VCB as depicted in figure 6.3(b). The lowering of
the emitter base potential barrier permits the injection of minority carrier holes of the
emitter region to the base region; and the minority carrier electrons of the base region are
injected in to the emitter region.
Fig. 6.3
The minority carrier electrons in the emitter (np) rises exponentially from thermal
equilibrium concentration np0 to np(0) at the emitter junction JE (where x = 0), given by:
p n (0 ) = p n0 e
V EB
VT
------ (6.1)
The minority carrier holes in the base (np) also rises exponentially from thermal
equilibrium concentration pn0 to pn(0) at the emitter junction JE (where x = 0), given by:
n p (0 ) = n
as
p0
V EB
VT
------ (6.2)
Similarly minority carrier holes in the base pn and electrons in the collector np ,
near the collector junction JC (where x = W) are given by:
pn (w) = pn0e
and
n p (w ) = n p0e
V CB
VT
V CB
VT
------ (6.3)
------ (6.4)
As VCB is negative and VCB >> VT so pn(w) = np(w) = 0. These variations of the
minority carriers are depicted by solid lines in figure 6.3(c).
The excess holes in the base diffuse from emitter base junction JE to collector base
junction JC across the base where the electric field intensity E is zero. The collector base
junction is reverse biased so the electric field intensity E at the junction JC will be
positive and large as ( E = dV/dx). Due to which the holes are accelerated across the
junction. In other words, the holes which reach the junction JC fall down the potential
barrier, and are therefore collected by the collector.
6.3 Current Components in a Transistor: We shall find components of currents in a
transistor, which is biased in the active region i.e. the emitter base junction is biased in
the forward bias and collector base junction is biased in the reverse bias. Due to the
forward biasing of the emitter base junction, majority carrier holes are injected into base
region and majority carrier electrons of the base region move into the emitter region. This
means emitter current IE consists of two types of current (i) hole current IpE constituted by
the movement of holes from emitter to the base, and (ii) electron current InE constituted
by the movements of electrons from the base region to the emitter region. The forward
biasing of the emitter junction increases the population of holes in the base region which
will finally produce the collector current. So to have the collector current proportional to
the emitter current, the emitter current should only be constituted by the hole current IpE
(i.e. I E I pE ) or electron current InE should be negligibly small. This is possible when
the emitter is heavily doped and base is very lightly doped, which is normally being done
in the transistors.
We assume that the injection of electrons into the base region is a low level
injection. Hence the minority carrier current IpE is a hole diffusion current into the base.
Its value is proportional to the concentration gradient of holes at JE which is given by:
I pE = qD p A
dp n
dx
------ (6.5)
Where Dp is the diffusion constant for holes, A is the area of cross section and q is
the charge of an electron.
Similarly InE , electron diffusion current is proportional to the concentration
gradient of electrons and is given by:
I nE = qD n A
dn p
dx
------ (6.6)
where Dn is the diffusion constant for electrons. Thus InE is proportional to the
slope of electron concentration np at the junction JE.
The total emitter current is given by IE = IpE + InE
------ (6.7)
The directions of these currents are shown in figure (6.4), which are all positive flowing
from emitter to base as these are conventional currents. The holes on crossing the emitter
junction diffuse through the base region. In this process, some of the holes combine with
the majority carrier electrons in the base region. In this way the number of holes reaching
the collector junction will be less than the number of holes emitted at the emitter base
junction. To reduce the possibility of this recombination in the base region, the width of
the base region is made to be extremely small. Let IpC1 is the hole current at collector
junction JC , which is due to the holes reaching this junction through the base region. The
current (IpE IpC1) is the recombination current which leaves the base as shown in figure
(6.4). The electrons enter the base region from the external circuit through the base lead
to supply those charges which have been lost by recombination with the holes injected
into base across JE.
Fig. 6.4
It is further assumed for the time being, that the emitter base junction is open
circuited so that IE and IpC1 are equal to zero. Under this condition, the collector current IC
will be equal to the reverse saturation current IC0 of the base collector junction which is
working as a simple reverse bias diode. This reverse saturation current IC0 will be the sum
of two currents ICno and ICpo. The ICno is the current due to the movement of minority
charge carrier electrons across JC from collector ( p type) to base (n type), while ICpo is
the current due to the movement of minority charge carrier holes across JC from base (n
type) to collector ( p type). Thus it may be written as :
ICo = InCo + IpCo
------ (6.8)
(The minus sign is chosen arbitrarily so that IC and IC0 will have the same sign.)
We now return to our original situation that emitter base junction is biased in the
forward direction. Under this condition I E 0 and collector current IC is given by:
IC = ICo IpC
or
IC = ICo IE
------ (6.9)
where is defined as the fraction of the total emitter current IE that represents the
holes reaching the collector after traveling from the emitter through base. Since IC0 is
small enough so is the ratio of the collector current to the emitter current
In a PNP transistor, IE is positive and both IC and ICo are negative, which indicates
the actual collector current is opposite to the assumed direction of the collector current
shown in figure (6.4). However, in NPN transistor these currents are reversed.
We wish to find out the generalized transistor equation, as the equation (6.9)
represents the collector current when the transistor is in the active region and also this
current is independent of the collector voltage. To obtain such a generalized equation for
the collector current, which should be valid not only when the collector junction is
reversed biased but also valid for any voltage across the JC . We replace ICo of equation
(6.9) by the diode current equation.
V
VT
I = I s (e 1)
The diode current is given by:
------ (6.10)
Here Is is replaced by ( ICo) and V by VC, the voltage across junction from
collector to base. The equation (6.9) will become as:
VC
I C = I E + I C 0 1 e VT
------ (6.11)
If VC is negative and larger than VT, the equation (6.11) reduces to:
IC = IE + ICo , which is the equation (6.9).
6.4 Base - Width Modulation or The Early Effect: Consider a PNP transistor in active
region whose emitter base junction is biased in forward direction and collector base
junction is biased in reverse direction. The reverse biasing of the collector base junction
in a transistor acts as a sink of minority charge carriers injected into the base region from
the emitter region. It is well known that the width of the depletion region or the space
charge region near the junction is large when the junction is in inverse bias and this width
increases with the increase of reverse bias. So the width of the depletion region W is large
at the collector junction JC as compared to this value at the emitter junction JE. Since the
emitter base junction is in forward bias so the width of the depletion region is negligibly
small at the emitter junction JE. Since the doping in the base is ordinarily substantially
smaller than that into the collector, so the penetration of the transition region in the base
near the collector junction JC will be larger than that into the collector. Hence, the whole
of the depletion region may assume to be in the base region, as shown in figure (6.5a).
Let Wb is the metallurgical base width and W is the width of the depletion layer. Now as
the collector voltage is increased, the space charge layer takes up more of the
metallurgical base width Wb, and as a result , the effective base width Wb' is decreased
Fig. 6.5
The modulation of the effective base width Wb' with the increase in the collector
voltage has three consequences:
1. The possibility of the recombination within the base is reduced, thereby
increasing the collector current. Hence increases with the increase of VCB .
2. The concentration gradient of the minority charge carriers in increased within the
base region with the increase of VCB and consequently hole current density JE
and then IE increases (Ref. figure 6.5b).
3. For extremely large reverse bias at the collector base junction, the width of the
deletion region becomes too large consequently the effective base width reduces
to zero, causing voltage break down in the transistor. This breakdown
phenomenon is called as punch through or reach through.
6.5 The Transistor as an Amplifier: It is well known that the transistor has three
terminals namely emitter, base and the collector; hence it is called a three terminal
device. While using the transistor, one terminal is used as a reference or common
terminal between input and output which is usually grounded. So the transistor may be
used in three configurations, namely common base (CB), common emitter (CE) and
common collector (CC) configurations. If the base is common between input and output
terminals, the transistor is called in common base configuration. Similarly common
emitter and common collector configurations may be defined. In any of the three
configurations, transistor can provide the power gain (voltage amplification or current
amplification) in the circuit. The transistor is, therefore, said to work as an amplifier.
To show that the transistor can work as an amplifier, we consider a
transistor in common base configuration shown in figure (6.6), where a load resistance RL
Fig. 6.6
is connected in series with the collector supply voltage VCC. The transistor is biased in
active or linear operating region, such that it remains in active region through out the
change in the emitter current due to the application of the input a.c. signal es. Thus the
d.c. biasing of the emitter base junction is shown only by the current source IE. The small
signal es is connected across the emitter base junction, through a coupling capacitor CC
for the effective a.c. coupling. Since the emitter base junction is in forward bias, its
incremental resistance re is very small of the order of 25. The variation in emitter
current due to es a.c. signal is represented by ie , which is given by:
ie =
es
re
------ (6.12 )
The corresponding change in collector current ic will be give by: ic = .ie The value of
is nearly equal to unity. This collector current will flow in the load resistance RL
which is practically kept as high resistance since the reverse biased CB junction has a
high output resistance. The output voltage is given by:
eo = ic R L = .ie .R L
------ (6.13)
From equations (6.12) & (6.13) we get :
or
AV =
eo =
.es .RL
re
eo .RL
=
es
re
Av is the voltage gain and its value will be of the order of 400 if RL is chosen the practical
value, as 10K. The current gain is less than or equal to unity. The circuit, therefore,
will have finite power gain, which is times the voltage gain. Thus the transistor gives
the power gain by transferring current from the low resistance emitter circuit to the high
resistance collector circuit, which signifies the name of the transistor as the transfer of
resistance. The transistor may also be said to work as amplifier.
Example 6.1 A transistor having =0.96 is connected in common base configuration
with load resistance RL = 5 K. If the incremental resistance of emitter base junction is
60 , find the values of current gain, voltage gain and power gain of the amplifier.
Solution: The current gain of the amplifier in CB configuration is given by:
IC
AI =
= = 0.96
IE
AV =
R L
re
(0.96)(5000)
= 80
60
Fig. 6.7
VCB and two currents IE and IC. Graphs may be plotted by choosing two out of four
variables as dependent variables and other two as independent variables. It is customary
to choose input current IE and output voltage VCB as independent variables; and input
voltage VEB and output current IC as the dependent variables. Thus the dependent
variables as the function of independent variables are given by:
VEB = f1(VCB, IE)
IC = f2(VCB, IE)
------ (6.14)
------ (6.15)
6.6.1 Input characteristics: Figure (6.8) shows the plot of emitter to base voltage VEB
versus emitter current IE for different collector to base voltage VCB. The set of these
curves are known as the static input characteristic curves or static emitter characteristics.
Fig. 6.8
The input characteristics shown in figure (6.8) represent simply the forward
characteristics of the diode formed between the emitter and base region, for various
collector voltages. It may be noted that there exists a cut in, or threshold voltage V , blow
which the emitter current is negligibly small. In general this voltage is approximately 0.1
volt for Ge transistors, and 0.5 volt for Si transistors. From the characteristic curves it is
clear that there is an increasing trend in the emitter current for the increase in the
magnitude of the collector voltage for a constant VEB. This can be explained on the basis
of Early effect that when the magnitude of the collector voltage increases, the effective
base width decreases causing thereby an increase in the concentration gradient of
minority carriers in the base region due to which emitter current increases.
6.6.2 Output characteristics:
Figure (6.9) shows the plot of collector to base
voltage VCB versus collector current IC for different emitter current IE. The set of these
curves are known as the static output characteristic curves or static collector
characteristics. On the basis of biasing conditions of the two junctions, these output
characteristics may be divided in to three regions namely active region, saturation region
and cutoff region.
Fig. 6.9
Active region: In the active region the collector base junction is biased in the reverse
bias whereas the emitter base junction is biased in the forward direction. From the output
characteristics, it is clear that when IE = 0, the collector current is very small and is equal
to the reverse saturation ICO of the diode formed by the collector base junction. The
emitter current IE flowing the emitter circuit due to the forward biasing of the emitter
base junction causes a fraction of IE to flow as collector current given by IC = IE +
ICo. In the active region, the collector current depends only on the emitter current and is
independent of VCB. However, because of the early effect, there is only a small increase in
the collector current (approximately 0.5%) with the increase in the magnitude of the VCB.
Since 1 , magnitude of the collector current is slightly less than that of the emitter
current.
Saturation region: In the saturation region both the emitter base and collector base
junctions of the transistor are in forward bias. This region exists to the left side of the
ordinate, VCB = 0, and above IE = 0 in the output characteristics shown in figure (6.9). In
this region, near VCB 0 the magnitude of the collector current decreases to the bottom
of the curve and it is known that the bottoming has taken place. Actually, VCB is slightly
positive in this region, this forward biasing of the collector junction leads a large change
in the collector current. So there is an exponential rise in the collector current for the
small increase in VCB given by diode equation. This is the reason of the bottoming. The
collector current may even become positive if there is a large increase in the forward bias
of the collector voltage.
Cutoff Region: The collector current IC is very small roughly equal to IC0, for IE = 0 in
the output characteristics shown in figure (6.9), so this curve is slightly above the VCB
axis and passes through the origin. The region below IE = 0 is known as the cutoff region.
In this region both emitter and collector junctions are in reverse bias. In the cutoff region
the collector current IC 0 . So the transistor in the cutoff region is used in switching
circuits as the OFF state. Conversely, the ON state in the switching circuits is represented
by the saturation region of the transistor.
6.7 Transistor Characteristics in Common Emitter Configuration: The common
emitter configuration is most commonly used in the transistor circuits. Figure (6.10)
shows the PNP transistor in common emitter configuration in which the emitter is
common or grounded.
Fig. 6.10
In this configuration too we choose input current IB and output voltage VCE as
independent variables; and input voltage VBE and output current IC as the dependent
variables. Thus the dependent variables as the function of independent variables are given
by:
VBE = f1(VCE, IB)
------ (6.16)
IC = f2(VCE, IB)
------ (6.17)
6.7.1 Input characteristics: Figure (6.11) shows the plot of base current IB versus base
to emitter voltage VBE for different collector to emitter voltage VCE. The set of these
curves are known as the static input characteristics for CE configuration. For collector
shorted with emitter (i.e. the curve indicated by VCE = 0), the emitter is forward bias and
the curve is essentially the forward bias diode characteristic curve. If VBE becomes zero
then both emitter and collector junctions are short circuited, resulting thereby the base
current zero. It is clear from these input characteristic curves that there is a decrease in
magnitude of base current with the increase in magnitude of VCE for constant VBE. In
general, if VBE is held constant there is an increase in magnitude of the VCB with the
increase in VCE , as VCE =VCB + VBE. As per early effect, the increase in VCB results the
decrease in effective base width Wb' . There will be less chances of recombination in the
base region and thus base current decreases. It may be mentioned here that the break
away point (the point where the current breaks away from zero current) in the transistor
characteristic curves lies in the range of 0.5 to 0.6 volt for Si transistor and 0.1 to 0.2 for
Ge transistor.
Fig. 6.11
Fig. 6.12
Active region: In the active region the collector junction is biased in the reverse bias
whereas the emitter junction is biased in the forward direction. The region above IB = 0,
to the right side of the IC axis in figure (6.12) where VCE is few tenths of a volt, is known
as active region. The transistor to be used as an amplifying device, it should be operated
in this active region.
As already discussed, the sum of the three transistor currents is zero i.e.
IE + IB + IC = 0
------ (6.18)
The vale of IE from equation (6.9) is given by:
IE =
IC
IC0
------ (6.19)
IB + IC
or
or
or
IC
IC0
=0
1 IC0
IC
= I B
+
1
IC =
I B +
I C0
1
1
I C = . I B + (1 + ). I C 0
------ (6.20)
------(6.21)
where
. Since IC0 << IB so IC .I B , in the active region. The
1
factor is called as the current gain defined as the ratio of the collector current to the
base current.
large increase in the magnitude of collector current. It clearly indicates that the
characteristic curves are having some slope rather being horizontal.
CE Cutoff Region: In a transistor, cutoff refers to the condition where the collector
current is zero or it is very small, approximately equal to the reverse saturation current
IC0. The transistor may, therefore, be in the open circuit condition. The cutoff in the
figure (6.12) occurs at the intersection of load line with the base current IB =0. If IB is
equal to zero then the collector current IC will be given by (using equation 6.20):
IC0
------ (6.22)
I CE 0
(1 )
The symbol ICE0 is the collector current with collector junction reverse biased and
base open circuited. This value of collector current in cutoff region is quite large for Ge
transistors as is generally equal to 0.9 (Ge transistor) and thus
I
I C C 0 10 I C 0
1 0.9
i.e. the collector current is approximately ten times to that of IC0 for Ge transistor. In
order to satisfy the condition for cutoff, the collector current is to be reduced so that it
becomes equal to IC0. To obtain the collector current to be equal to IC0, IE should be made
equal to zero as IC = ICo IE. It is found that if a reverse biasing voltage of the order of
0.1 volt is applied across the emitter junction, then Ge transistor will be in cutoff.
However, in Si transistors, cutoff occurs at VBE = 0. It is concluded from the above
discussions that the cutoff means IE = 0, IC = IC0, IB = IC and VBE is a reverse voltage
whose magnitude is of the order of 0.1 volt for Ge transistor and 0 volt for Si transistor
(ref. fig. 6.13).
I C = I E =
Fig 6.13
The collector current, when the emitter current is zero is represented by ICB0. This
current is larger than IC0 because (i) a large leakage current also flows across the surface
not through the junction which is proportional to the voltage across the junction; and (ii)
the new carriers may be generated by collision in the transition region of the collector
junction leading to breakdown due to avalanche multiplication. At room temperature the
ICB0 is of the order of a few microamperes for Ge and a few nano amperes for Si
transistor. Since the current ICB0 approximately doubles with the 100C rise in the
temperature as in the case of junction diode. Hence Si transistor can be used up to 200 0C
and the Ge transistor can be used only up to 1000C.
CE Saturation Region: In the saturation region both emitter and collector junctions are
in forward bias. The saturation region is very close to zero voltage axis, where the
bottoming is taking place i.e. the region where all the curves merge and rapidly fall to the
origin. It has been observed that the region to the left of 0.3 V for Si (0.1 V for Ge) is the
saturation region. To explain the saturation region in more details, the characteristic
curves in between 0 to 0.5 volt has been expanded as shown in figure 6.14. From this
figure, we find that VCE and IC do not respond appreciably to the variations in the base
current, once the base current exceeds the value 0.15 mA i.e. these curves are
independent of base current and look like approximately the straight lines. The inverse of
the slope of the curve in this region is known as common emitter saturation resistance
RCS, RCES or RCE(Sat) given by the ratio VCE(Sat) / IC.
Fig. 6.14
6.8 Common Emitter Current Gain: Three different definitions of the current gain of a
transistor will be discussed here:
(i)
Large Signal Current gain : This current gain has earlier been defined
as =
. However, in equation (6.21) we replace IC0 with ICB0 we
1
get,
I C = .I B + (1 + ).I CB0
------ (6.23)
I C I CB 0
------- (6.24)
I B ( I CB 0 )
The common emitter cutoff region is defined by IE = 0, IC = ICB0 and IB = ICB0.
The numerator of this equation (6.24) is the increment in the collector current
where as denominator is the increment in the base current from the currents of the
cut-off region. So may be defined as the ratio of collector current increment to
the base current increment. Thus represents the large signal current gain of a CE
transistor.
or
(ii)
D.C. Current Gain hFE : The current gain or the d.c. forward transfer
current gain or the d.c. denoted by d.c. or hFE is defined as:
I
d .c. C = hFE .
------- (6.25)
IB
(iii)
'
I C
I B
= hfe
------- (6.26)
VCE =constant
( I CB 0 + I B )
+
=1
I C
I C
or
= 1 ( I CB 0 + I B )
I C
'
or
= ' 1 ( I CB 0 + I B )
or
h fe =
as = hFE
I C
hFE
1 ( I CB 0 + I B )
I C
and = hfe .
------(6.24)
It has been observed that over the entire range of IC , hfe differs from hFE by less
than 20%.
It may, however, be noted this equation (6.24 ) is true only for the active region.
In saturation region, hfe 0 as I C 0 for a small increment I B .
6.9 Common Collector Configuration: The common collector configuration as will be
discussed in the next chapter is mainly used for impedance matching since it has high
input impedance and low output impedance. The CC configuration is shown in figure
Fig. 6.15
(6.15), in which the load resistance connected between emitter and ground rather than
collector and ground. This circuit seems to be similar to the common emitter
configuration. From the deign point of view, there is no need for a set of common
collector characteristics to choose the parameter of the amplifier. For all practical
purposes, the output characteristics of the CC configuration are the same as for the CE
configuration. For the CC configuration the output characteristics are a plot of IE versus
VEC for the different range of base current IB. The input current is, therefore, the same
both the two types of the configurations. The horizontal voltage axis for CC configuration
is obtained by simply changing the sign of the collector to emitter voltage of the CE
characteristics. Since IC = I E and 1 , so there will not be a remarkable change in the
vertical axis.
Typical junction voltages: The typical junction voltages of a NPN transistor at 25 0C
are given in volts, in the form of a table :
Transistor
VBE,cutoff
VBE,cutin
VBE,active
VBE,Sat
VCE,Sat.
Si
0
0.5
0.7
0.8
0.2
Ge
-0.1
0.1
0.2
0.3
0.1
For a PNP transistor the sign of all the entries are reversed. It should be remembered that
the transistor to be in the active region, the collector current should be equal to
.I B (neglecting IC0); and in the saturation region the base current should be greater than
I
or equal to C .
Example 6.2 (i) Find the values of IB and IC in the circuit given below (figure 6.16),
knowing in which region the transistor is working. The Si transistor with = 150 and IC0
= 22 nA is used in the circuit.
(b) Repeat part (i) with RB = 370 K .
Fig. 6.16
Solution: (i) First of all we find the region in which the transistor is working, whether it
is in cutoff, active or saturation region. Since the emitter base junction is in forward bias,
it is therefore, clear that the transistor is not in the cutoff region. The transistor may either
be in the active or in the saturation region.
Let us assume that the transistor is in the active region. Applying the KVL to the input
circuit, we get:
VBB = RB IB + VBE,active
or
5 V = 150 K. IB + 0.7 V
5 0.7
or
IB =
mA = 28.7 A
150
and
I C = .I B = 150 x 28.7 A = 4.3mA neglecting IC0.
Applying KVL to the output circuit we get:
VCC = RCIC + VCE
or
VCE = 10 V (4K)(4.3mA) = 7.2 Volts
But
VCE = VCB + VBE,active
or
The transistor used in this circuit is NPN, so negative value of VCB means collector is
negative w.r.t. base; and the collector base junction is in forward bias. The transistor is
therefore, not in the active region and our assumption is wrong. The transistor in now
said to be biased in the saturation region.
Now applying KVL to the input circuit we get:
5 V = 150 K. IB + 0.8 V
5 0.8
IB =
mA = 28A
150
or
IC
required values of IC and IB are 2.45 mA and 28 A, and the transistor in saturation.
(ii) Let us assume that the transistor is in the active region. Applying the KVL to the
input circuit, we get:
5 V = 370 K. IB + 0.7 V
5 0.7
IB =
mA = 11.62A
370
I C = .I B = 150 x11.62 A = 1.74mA neglecting IC0.
or
The positive value of VCB means the collector is positive w.r.t. base, CB junction is in
reverse bias. The transistor is therefore, in the active region, which verifies our
assumption; and the required values IB and IC are 11.62 A and 1.74 mA respectively.
Example 6.3 For the circuit shown in figure (6.17), assume = 100. Find
(i) if the Si transistor is in cutoff, saturation or in active region,
(ii) output voltage V0, and
(iii) minimum value for RE for which the transistor operates in the active region.
Fig. 6.17
Solution: (i) Suppose the transistor is in saturation region. Applying the KVL to the input
and output circuits we get:
VBB =RBIB + VBE, Sat + RE(IB+IC)
5V = 10K.IB + 0.8V +0.5K(IB+IC)
4.2V = 10.5K.IB + 0.5K.IC
------ (6.25)
VCC = RCIC + VCE, Sat + RE(IB+IC)
10V = 3K.IC + 0.2V + 0.5K(IB+IC)
------ (6.27)
Fig. 6.18
Solution: Since VBE = 0.7V, it indicates that the transistor is in the active region. So IC =
IB and IC + IB = 2mA (Given)
IB =(2/50)mA = 0.04 mA
and
IC = (49)x(0.04) = 1.96 mA
Voltage across 15K resistance Vi = VBE, Active + (0.2K) x (2mA)
= 0.7 + 0.4 = 1.1 V
1.1V
= 0.0733mA
15 K
Current through resistance R is
I = I1 + IB =0.0733 + 0.04 = 0.1133 mA
Applying KVL to the input circuit we get:
VCC = RC(I + IC) + R.I + Vi
or
15V = (4K)(0.1133+1.96)mA + R(0.1133mA) + 1.1V
or
R = 49.49 K
Example 6.5 A Si transistor with = 100 is connected as shown in figure (6.19) Find the
minimum value of the collector resistance RC for which the transistor remains in
saturation.
Fig. 6.19
Solution: To have the transistor in saturation region, VBE = VBE,Sat = 0.8 V and VCE = VCE,
Sat. = 0.2 V.
Now applying the KVL to the input circuit we have:
VBB = RBIB + VBE,Sat
6V = (100K)(IB) + 0.8V
(6 0.2)V
or
IB =
= 0.052mA
100 K
Similarly applying KVL to the input circuit we have:
VCC = RCIC + VCE,Sat
12V = RCIC + 0.2
(12 0.2)V 11.8V
or
IC =
=
RC
RC
For the transistor to be in the saturation region :
.I B I C
11.8
(100) x (0.052mA)
RC
or
RC
11 . 8 V
5 . 2 mA
or
RC 2.27 K
So the required minimum value of RC = 2.27 K.
Example 6.6 A Si transistor with = 30 is used in the circuit shown in figure (6.20).
ICBO = 10 nA at 25 0C.
Find (i)
(ii)
(iii)
(iv)
Fig. 6.20
Solution: (i) Let the transistor is in saturation, VBE, Sat = 0.8 V
(Vi 0.8)V (12 0.8)V
I1 =
=
= 0.75mA
15K
15K
(12.0 + 0.8)V
12.8V
I2 =
=
= 0.128mA
100 K
100 K
IB = I1 I2 = 0.75 0.128 = 0.622 mA
Applying KVL to the output circuit, we get:
VCC = RCIC + VCE, Sat
12V = (2.2K)IC + 0.2
(12 0.2)V
11.8
or
IC =
=
= 5.36mA
2.2 K
2.2 K
I C 5.36mA
=
= 0.179mA
30
Since
IB > (IC / ) hence the transistor is in saturation.
So
V0 = VCE, Sat = 0.2 V
(ii)
Let the transistor is in active region, VBE, active = 0.7 V
(Vi 0.7)V (12 0.7)V 11.3V
I1 =
=
=
R1
R1
R1
(12.0 + 0.7)V
12.7V
I2 =
=
= 0.127mA
100 K
100 K
11.3V
IB = I1 I2 =
0.127 mA
R1
In the active region IC = IB
11.3V
339
0.127mA ) =
3.81mA
R1
R1
339
From the output circuit
VCE = VCC IC.RC =12V (
3.81mA )(2.2K)
R1
745.8
= 20.38
R1
The transistor will be in the active region if VCB 0.5V which implies:
745.8
745.8
VCB = VCE VBE = 20.38
0.7V = 19.68
R1
R1
745.8
or
19.68
0.5V
R1
745.8
or
20.18V
R1
or
R1 36.95K
So minimum value of R1 = 36.95 K
(iii) We find VBE by applying Superposition theorem as:
(1V )(100 K) (12V )(15K) 100 180
VBE =
+
=
= 0.896 1.565
(100 + 15) K (100 + 15) K 115 115
= 0.7V
This implies the transistor is in cut-off region. So V0 = VCC = 12V
(iv) For the transistor to be in the cut-off region, VBE = 0V and the base current
will be equal to ICBO which is given by:
12V
1V
So
As T0 = 25 0C
IC = 30(
so
2 (T 25) / 10 = 5300
{(T 25) / 10} log 2 = log 5300
(T 25) / 10 = 12.37
T = 148.7 0C
This is the maximum temperature for which the transistor remains in cut-off.
Example 6.7 (i) The reverse saturation current of the Ge diode connected in the circuit
shown in figure (6.21), is 2 A at 25 0C and increases by a factor of two for every 10 0C
rise in temperature. If VBB = 5V, find the maximum allowable value of the resistance RB
if the transistor is to remain in cut-off at a temperature of 75 0C.
(ii)
If VBB = 1 V and RB = 50 K, how high may the temperature increase before the
transistor comes out of cut-off.
Fig. 6.21
Solution: (i) For the Ge transistor to be in the cut-off region, VBE = 0.1V
The ICO varies with temperature as:
I CO (T ) = I CO (T0 ) x 2 (T T0 ) / 10
Where T = 75 0C T0 = 25 0C and IC0 (T0) = 2 A
So
I CO (75) = (2 A) x 2 ( 75 25) / 10 = (2 A)(2 5 ) = 64 A
In the cut-off region IC0 (T0) current will flow as the base current, so
VBB VBE,Cutoff = RB IC0(T)
5V 0.1V = RB(64A)
or
RB = 76.5 K
(ii)
VBB VBE,Cutoff = RB IC0 (T)
VBB = 1.0 V, RB = 50 K
The transistor will come out of cut-off region when VBE is slightly more than 0.1V so
1 0.1 = (50 K) IC0(T)
IC0(T) = 18 A
18A = (2 A) x 2 (T T0 ) / 10
2 (T T0 ) / 10 = 9A
or
0
T = 31.7 +25 = 56.7 C
(T T0 ) = 31.7 0 C
6.10 Ebers Moll Model of a Transistor: We have already studied the equation which
shows the dependence of currents in a transistor upon the junction voltages given by
equation (6.11) as:
VVC
I C = I E I C 0 e T 1
------ (6.29)
For a physical transistor, the emitter and collector junctions are quite alike, except a little
difference in the electrical conductivities of each layer due to their doping levels.
Theoretically one may think of using a transistor in an inverted mode, i.e. the role of
emitter junction and the collector junction are interchanged. Such an arrangement might
not give as effective results as from its normal mode. So we write two current equations
one for the normal mode of operation, replacing by N (current gain in normal
operation):
VVC
I C = N I E I C 0 e T 1
------ (6.30)
I E = I I C I E 0 e T 1
------ (6.31)
In the inverted mode of operation IE has been replaced by IC and vice versa, VC by VE and
IC0 by IEO, as the role of emitter junction and collector junctions are interchanged. IE0 is
the emitter junction reverse saturation current. These two equations are defined in figure
(6.22) for PNP transistor. For either transistor (PNP or NPN), a positive value of current
means that positive charge flows into the junction and a positive VE or VC means that the
corresponding junction is in forward bias. A resistance rbb , known as base spreading
resistance is supposed to be connected between a point on active base region B and the
base terminal B as shown in figure (6.22). The base spreading resistance is the d.c. ohmic
resistance of the semiconductor material between the two points. The voltage drop across
collector to base terminal differs from VC by the potential drop across the base spreading
resistance rbb i.e. VCB = VC IB rbb
Fig. 6.22
(a)
(b)
Fig. 6.23
This model consists of two diodes placed back to back with reverse saturation currents
IC0 and IE0 and two dependent current sources shunting the diodes. For NPN transistor
the direction of the diodes are reversed. The corresponding equations for NPN transistor
will be same as given in equations (6.30 & 6.31), with the difference that VE will be
replaced by VE and VC by VC, as VE and VC make the diodes in reverse bias. It should
be noted that the base spreading resistance has been neglected from the figure (6.22) and
thus eliminating the difference between IC0 and ICB0.
The model which have been developed in this section are characterized by four
parameters N , I ,IC0 and IE0. However, these parameters are not independent, but are
related by the relation:
N .I E 0 = I I C 0
------ (6.32)
This reciprocity condition shows that at least three parameters out of these four
parameters are sufficient to find to characterize the static V I relationship of a transistor.
If the dependent sources from the figure (6.23) are eliminated, then transistor may
be represented simply by two diodes placed back to back. This is possible if N = I = 0 .
The current gain will be zero if the base width is made much larger than the diffusion
length of the injected minority charge carriers in the base region, all the minority carriers
will recombine in the base and none will survive to reach the collector. In this condition
the transistor action ceases. We therefore, get the conclusion that it is impossible to
construct a transistor by simply connecting two diodes back to back.
Example 6.8 Find the explicit expressions for IC and IE in terms of VC and VE from equations
(6.30) and (6.31).
Solution:
Rewriting the equations (6.30) and (6.31) in the following form:
VVC
I C + N I E = I C 0 e T 1
------ (6.30)
VVE
I E + I I C = I E 0 e T 1
------ (6.31)
VE
VC
VT
I C + N I I C I E 0 (e 1) = I C 0 (e VT 1)
I C (1 N I ) N I E 0 (e
or
IC =
or
VE
VT
1) = I C 0 (e
VC
VT
1)
VC
VT
VE
VT
N I E 0 ( e 1) I C 0 ( e 1)
(1 N I )
(1 N I )
------ (6.35)
Similarly by putting the value of IC from equation (6.30) in equation (6.34) we get:
IE =
VC
VT
VE
VT
I I C 0 ( e 1) I E 0 ( e 1)
(1 N I )
(1 N I )
------ (6.36)
Example 6.9 (i) A transistor is operating in the cut-off region with both the emitter and
collector junctions reversed biased by at least a few tenths of a volt. Prove that the
currents are given by:
I E 0 (1 N )
1 N I
I (1 I )
= C0
1 N I
IE =
IC
(ii) Prove that the emitter junction voltage required just to produce cut-off (IE = 0 and the
collector is reversed biased) is:
V E = VT ln(1 N )
(V / V )
(V / V )
Solution: (i) In the equations (6.35) and (6.36), the values of e C T and e E T
may be put equal to zero as VC and VE are reversed biased and are larger than VT. So we
get :
IE =
I IC0
IE0
+
(1 N I ) (1 N I )
VE
I E = I I C I E 0 e VT 1
VC
I C = N I E I C 0 e VT 1
------ (6.37)
------ (6.38)
or
and
So
or
VVE
0 = I I C I E 0 e T 1
VE
1 e VT = I I C
I E0
IC = IC0
VE
1 e VT = I I C 0 =
N
I E0
V E = VT ln(1 N )
------ (6.39)
as
N I E0 = I IC0
Proved.
Example 6.10 Find both collector and emitter current for a transistor when emitter and
collector junctions are reversed biased. Given IC0 = 5 A, IE0 = 3.57 A and N = 0.98 .
Solution: We know N I E 0 = I I C 0
so
I =
N I E0
IC0
(0.98)(3.57 A)
= 0.7
5A
IE =
Example 6.11 Prove that the junction voltages in terms of the transistor currents are
I + N IE
given by:
V C = V T . ln 1 C
IC0
I + I IC
V E = VT . ln 1 E
I E0
I C = N I E I C 0 e T 1
------ (6.40)
VV E
I E = I I C I E 0 e T 1
------ (6.41)
I +N IE
= 1 C
IC0
I +N IE
or
VC = VT 1 C
I
C0
VC
VT
----- (6.42)
I + I IC
V E = VT . ln 1 E
------ (6.43)
I
E0
Example 6.12 (i) Show that the exact expression for the CE output characteristics of a
PNP transistor is:
I + N I B I C (1 N )
VC E = VT . ln( I ) + VT . ln . C 0
N
I E 0 + I B + I C (1 I )
(ii) If IB >> IE0 and IB>>IC0 / N then
1 IC
.
1
N IB
V CE = VT . ln
1
1 IC
+
I I IB
I
N
Where
and
I =
N =
1I
1 N
Solution: (i) For the PNP transistor VCE = VC VE , putting the values of VC and VE
from equations (6.42) & (6.43) we have:
I +N IE
I + I I C
ln1 E
VCE = VC V E = VT ln1 C
I C0
I E0
I I C N I E
= VT ln C 0
I E 0 I E I I C
I E 0
I C 0
Further put I E = I B + I C
I I C + N I C + N I B I E 0
= VT ln C 0
I
+
I
+
I
I
I
E
0
B
C
I
C
C
0
I (1 N ) I C + N I B I E 0
Put E 0 = I
= VT ln C 0
I C0 N
I E 0 + I B + I C (1 I ) I C 0
We get
VC E = VT . ln(
I + N I B I C (1 N )
I
) + VT . ln . C 0
+
+
(
1
)
N
I
I
I
B
C
I
E0
+ I B ) N (1 N ) I C
(
I E 0
VCE = VT ln N
I E 0 + I B + I C (1 I ) I C 0
I
Neglecting C 0 and IE0 as IB >> IE0 and IB>>IC0 / N we get
I (1 N ) I C
VCE = VT ln B N
I B + I C (1 I )
------ (6.44)
1 N I C
1
N IB
= VT ln
1 1 I I C
I I I B
or
VCE
Putting
I =
V CE
I
1I
and
N =
1 IC
.
1
N IB
= VT . ln
1
1 IC
+
I I IB
I N
N I
N
we get:
1 N
6.11 Maximum Voltage Rating: The limiting ratings given by the manufacturers for a
transistor are maximum current, maximum voltage and maximum power dissipation. The
power dissipation in the junctions of a transistor is important since excessive heating can
either damage the transistor completely or alter its characteristics considerably. It has
been observed that even if the rated dissipation of a transistor is not exceeded, there is an
upper limit to the maximum allowable collector junction voltage. Since at high voltage,
there is a possibility of voltage break down in the transistor. Two types of breakdowns
are possible (i) Avalanche breakdown and (ii) Punch through.
(i) Avalanche Breakdown: This is a simple collector diode breakdown, which is due to
the avalanche multiplication, similar to one that occurs in a junction diode. It is well
known that the collector current increases sharply at a well defined breakdown voltage.
For CE configuration, there is a strong influence of carrier multiplication and the
breakdown voltage in this case is significantly smaller than CB configuration. Let BVCBO
is the breakdown voltage for CB configuration for the condition IE = 0 (with emitter is
open); and BVCEO is the breakdown voltage for CE configuration for the condition IB = 0
(with base is open). Let M is the factor by which the current entering the collector
depletion region is multiplied, to obtain the collector IC in each case. The current IC is
then given by the relation:
I C = ( .I E + I C 0 ) M
------ (6.45)
1 (VCB
1
BVCBO ) n
------ (6.46)
IC =
MI C 0
(1 M )
------- (6.47)
It is clear from the equation (6.47) that the collector current increases indefinitely
when M . approaches unity. Since is close to unity in most transistors, M need only
be slightly greater than unity. This equation then approaches to breakdown. Avalanche
multiplication thus dominates the current in a CE transistor well below the breakdown
voltage of the collector junction in CB configuration.
(ii) Punch through: The second breakdown that usually takes place in the transistor is
known as Punch through or Reach through. This phenomenon occurs because of Early
Effect. As per this effect when the reverse bias on the collector junction in increased far
enough, it is possible to decrease the effective base width Wb to the extent that the
collector depletion region essentially fills the entire base region (fig. 6.24). That is the
effective base width is zero. In this punch through condition holes are swept directly from
the emitter region to the collector, and the transistor action is lost. Punch through is a
breakdown effect which is generally avoided in the circuit design.
The punch through is controlled by the basic transistor design parameters such as
base conductivity and base width and not by the circuit configuration so it takes place at a
fixed collector base voltage. However, the avalanche multiplication not only depends on
the collector voltage but also upon the circuit in which it is used. In a particular transistor,
the maximum allowable voltage limit is determined by punch through or the avalanche
breakdown, whichever occurs earlier.
Fig. 6.24
Problems:
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
14.
15.
16.
17.
18.
19.
20.
Explain Base width modulation (The Early Effect) with the aid of plot of
potential and minority carrier concentration in the base region.
Sketch the output static characteristic curves of a PNP transistor in CB
configuration. Explain the shapes of these curves qualitatively in active, cut-off
and saturation region.
Sketch the input static characteristic curves of a PNP transistor in CB
configuration. Explain the shapes of these curves qualitatively.
Draw the output static characteristic curves of a PNP transistor in CE
configuration. Explain the shapes of the curves qualitatively in active, cut-off and
saturation region.
Draw the input static characteristic curves of a PNP transistor in CE
configuration. Explain the shapes of these curves qualitatively.
Discuss the Early Effect with its three consequences.
For a PNP transistor biased in the active region, plot the variations in potential
and minority carrier concentration in each emitter, base and collector region.
Explain the shapes of these plots.
Write the Ebers and Moll equations. Draw the circuit model which satisfies these
equations.
Draw the Ebers and Moll model of a transistor. Explain a transistor can not be
represented by two diodes connected back to back.
Discuss two possible sources of break down in a transistor as the collector to
emitter voltage is increased.
Discuss maximum voltage ratings of a transistor.
Prove that the transistor can be used as an amplifier.
Discuss qualitatively different current components in a PNP transistor. Deduce
VC
meanings.
Define the current gain and . Derive the relation between them.
Discuss the phenomenon of punch trough and reach through in a transistor.
Define the following regions in a transistor (a) active (b) saturation and (c) cutoff.
Discuss the variations in potential and minority carrier concentrations in each
section of open circuited symmetrical PNP transistor.
Discuss the different current components in a PNP transistor. Deduce an
expression for the collector current IC. Define each symbol in this equation.
Finally deduce the generalized expression for IC so that it is valid even if the
transistor is not operating in its active region.
Define the three current gain , d.c. (hFE),and (hfe) in CE transistor. Derive the
relation between hFE and hfe.
Find the value of resistance R in the circuit given below in which Si transistor
with = 49 is used. VCC = 20 V, VCE = 5.8 V, RE = 0.2 K , RC = 8.2 K.
Neglect reverse saturation current.
(Ans. 159.4 K)
21. Find the values of RB and RC in the circuit given below, so that collector current of
12mA flows in the Si transistor with = 80. VCE = 4 V. Neglect reverse saturation
current.
(Ans. 667, 35K)
_____________
7
The Transistors at Low
Frequencies
In the preceding chapter the static characteristics of a transistor have been
discussed. The use of transistor as amplifier will be discussed in this chapter. Transistor
can be used in large signal or small signal operation. The graphical approach may be
studied for the large signal behaviour. However, for small signal, the transistor is
operated in the active region. Thus small signal linear model of the transistor will be
derived in the active region for the analysis of the transistor behaviour. The h
parameter model of the transistor is generally used to characterise a transistor which
can further be used easily to explain the amplifier characteristics in CE, CB and CC
configuration.
7.1
v be = h11 i b + h12 v ce
------ (7.1)
ic = h21 ib + h 22 v ce
------ (7.2)
We define:
h11 = (vbe ib ) v
ce =0
h21 = (ic ib ) v
ce =0
In all these parameters the subscript e is used for common emitter configuration.
For common base or common collector configuration the subscript e will be replaced
with b or c respectively.
Thus the common emitter h parameter equations in the form of the traditional
symbols are given as:
v be = h ie i b + h re v ce
------ (7.3)
ic = h fe ib + hoe vce
------ (7.4)
The equivalent circuit for these two equations may be drawn as shown in
figure (7.1b), which can be verified by applying KVL to the input circuit and KCL to the
output circuit. Thus the circuit of figure (7.1b) forms the model of the transistor which is
known as h Parameter Model (or hybrid model) of a Transistor in common emitter
configuration.
The h parameter model of a transistor in CB configuration is shown in figure
(7.2). The terminal variables are chosen properly and h parameters have the suffix b in
place of e. The h parameter equations in this configuration may be written as:
v eb = h ib i e + h rb v cb
------ (7.5)
i c = h fb i e + h ob v cb
------ (7.6)
v bc = h ic i b + h rc v ec
------ (7.7)
ie = h fc ib + hoc v ec
------ (7.8)
The Hybrid models and the equations discussed above are valid for NPN as well as for
PNP transistors.
point P lies) the two more points A and B are chosen, the ratio of VBE and I B at these
two points gives hie. On the output characteristics of figure (7.4a) two points Q1 and Q2
are chosen for the fixed value of VCE. The ratio of I C and I B , corresponding to these
two points gives hfe. The ratio of I C and VCE on the curve of fixed IB (the curve on
which the point Q lies) will give the estimate of hoe.
Fig. 7.4(a)
Fig. 7.4(b)
Step 2:
Step 3:
Step 4:
Step 5:
Step 6:
v eb = hib ie + h rb v cb
------ (7.9)
------ (7.10)
v bc = h ic i b + h rc v ec
ie = h fc ib + hoc v ec
------ (7.11)
------ (7.12)
i b + h fb i e + i e h ob v bc = 0
or
i b + (1 + h fb ) i e h ob v bc = 0
------ (7.13)
v ec = hib i e + h rb v cb + v bc
or
v ec = h ib i e + (1 h rb ) v bc
------ (7.14)
ie =
h ob v bc
ib
(1 + h fb ) (1 + h fb )
------ (7.15)
or
v bc
h ob v bc
ib
v ec = v bc (1 h rb ) + h ib
(1 + h ) (1 + h )
fb
fb
(
1
h
+
h ib
fb )
=
ib +
v ec
[ h ib h ob + (1 h rb )(1 + h fb )]
[ h ib h ob + (1 h rb )(1 + h fb )]
------ (7.17)
Putting the value of vbc from equation (7.17) in equation (7.15) and doing some
manipulation we get:
ie =
[ hib h ob
(1 h rb )
h ob
ib +
v ec
+ (1 h rb )(1 + h fb )]
[ hib h ob + (1 h rb )(1 + h fb )]
------ (7.18)
These are the two equations in the required configuration, the parameters in this
configuration may be obtained by comparing these two equations with equations (7.11 &
7.12) we get:
hic =
hib
[hib hob + (1 hrb )(1 + h fb )]
h fc =
(1 hrb )
[ hib hob + (1 hrb )(1 + h fb )]
hrc =
(1 + h fb )
[hib hob + (1 hrb )(1 + h fb )]
hoc =
hob
[hib hob + (1 hrb )(1+ hfb )]
ic = h fe ib + hoe vce
We draw the h parameter model in CE configuration:
------ (7.20)
v bc = h ic i b + h rc v ec
------ (7.21)
ie = h fc ib + hoc v ec
------ (7.22)
v bc = h ie i b + v ec (1 h re )
i b + h fe i b + i e h oe v ec = 0
------ (7.23)
or
------ (7.24)
Comparing the equations (7.23) & (7.24) with equations (7.21) & (7.22) respectively, we
get CC h parameters in CE parameters.
hic = hie
h fc = (1 + h fe )
hrc = (1 hre )
h oc = h oe
v bc = hic ib + hrc v ec
ie = h fc ib + hoc vec
We draw the h parameter model in CC configuration:
------ (7.25)
------ (7.26)
v eb = h ib i e + h rb v cb
------ (7.27)
ic = h fb ie + hob v cb
------ (7.28)
v eb = v ec h rc v ec h ic ib
v eb = v ec (1 h rc ) h ic i b
------ (7.29)
ie = h fc ib + hoc v ec
------ (7.30)
v eb = v ec + v cb
------ (7.31)
ie + ib + ic = 0
------ (7.32)
Eliminate the values of ib and vec from equation (7.29) using equations (7.30) & (7.31) we
get:
(1 h rc ) h fc + hic hoc
hic
v eb =
ie +
v cb
------ (7.33)
[ hic hoc h rc h fc ]
[ hic hoc h rc h fc ]
Using the equations (7.30) to (7.33) and doing some manipulations we get:
ic =
h rc (1 + h fc ) h ic h oc
[ h ic h oc h rc h fc ]
ie +
h oc
v cb
[ h ic h oc h rc h fc ]
------ (7.34)
Comparing the equations (7.33) & (7.34) with equations (7.27) & (7.28) respectively, we
get CB h parameters in CC parameters.
hib =
h fb =
hic
[hic hoc hrc h fc ]
h rb =
h rc (1 + h fc ) hic hoc
(1 h rc ) h fc + hic hoc
[ hic hoc h rc h fc ]
hob =
[ hic hoc h rc h fc ]
hoc
[ hic hoc hrc h fc ]
hib =
hrb =
h fb =
hob =
hie
(1 + h fe )(1 hre ) + hie hoe
hie hoe hre (1 + h fe )
(1 + h fe )(1 hre ) + hie hoe
hib =
hrb =
h fb =
hic
hic hoc h fc hrc
CE h parameters
In terms of CB parameters
hie =
hre =
h fe =
hoe =
In terms of CC parameters
hib
(1 + h fb )(1 hrb ) + hib hob
hib hob hrb (1 + h fb )
(1 + h fb )(1 hrb ) + hib hob
h fb (1 hrb ) hib hob
(1 + h fb )(1 hrb ) + hib hob
hob
(1 + h fb )(1 hrb ) + hib hob
h ie = h ic
h re = (1 h rc )
h fe = (1 + h fc )
h oe = h oc
CC h parameters
In terms of CB parameters
hic =
hib
(1 + h fb )(1 hrb ) + hib hob
In terms of CE parameters
hic = h ie
hrc =
h fc =
hoc =
1 + h fb
hrc = (1 hre )
fc
= (1 + h
fe
h oc = h oe
hob
(1 + h fb )(1 hrb ) + hib hob
The h parameters of actual transistors are such that some approximation will
greatly simplify the conversion formulas with reasonable accuracy. Generally following
approximations are made.
hi ho << 1
hrc 1
hrb << 1
hre << 1
and
Approximate formulas for the three configurations are given in table 7.2.
Table 7.2
CB h parameters
In terms of CE parameters
In terms of CC parameters
hib =
hrb =
hie
1 + h fe
hie hoe
hre
1 + h fe
h fb =
hob =
h fe
1 + h fe
hoe
1 + h fe
hib =
hrb = hrc
h fb =
hic
h fc
hic hoc
1
h fc
1 + h fc
h fc
h
hob = oc
h fc
CE h parameters
In terms of CB parameters
In terms of CC parameters
hib
1 + h fb
h h
hre = ib ob hib
1 + h fb
hie =
h fe =
hoe =
h fb
1 + h fb
hob
1 + h fb
hie = hic
h re = (1 h rc )
h fe = (1 + h fc )
h oe = h oc
CC h parameters
In terms of CB parameters
In terms of CE parameters
hic =
hib
1 + h fb
hrc = 1
h ic = h ie
hrc = 1
h fc =
1
1 + h fb
h fc = (1 + h fe )
hoc =
hob
1 + h fb
h oc = h oe
the h parameters are introduced. Later on, we will introduce the suffix e, b, or c for CE,
CB and CC configurations respectively, as the case may be. We shall now calculate these
quantities as given below.
(i) Current Gain AI : The current gain AI is defined as the ration of output current to the
I2
I
input current as AI = L =
I1
I1
From the circuit of figure (7.12), we have :
I 2 = h f I 1 + hoV 2
------ (7.35)
I 2 = h f I1 ho I 2 Z L
or
I 2 (1 + ho Z L ) = h f I1
or
AI =
hf
I2
=
I1
(1 + ho Z L )
------ (7.36)
Note that the current gain of the amplifier depends on the h parameters of the
transistor as well as on the load impedance ZL. The maximum current gain of the
amplifier is h f which is obtained when ho Z L 0 .
(ii)
Input Impedance ZI: The impedance looking into the input terminals of the
V
amplifier is known as input impedance Z I = 1 .
I1
or
V1 = hi I 1 + hrV2
(h I + hrV2 )
V
hV
ZI = 1 = i 1
= hi + r 2
I1
I1
I1
Z I = hi
hr I 2 Z L
= hi + hr AI Z L
I1
Z I = hi
hr h f Z L
(1 + ho Z L )
= hi
h f hr
(YL + ho )
------ (7.37)
Where YL =(1/ZL), is the load admittance. It is clear from the above equation that the
input impedance is not only a function of h parameters of the transistor but also
depends on the load impedance.
I 2 Z L AI Z L
=
V1
ZI
AV =
V2
which is given
V1
------ (7.38)
V2
, with
I2
Yo =
I2
I
= h f 1 + ho
V2
V2
------ (7.39)
I1
hr
=
V2
hi + Rs
or
Putting the value of
------ (7.40)
I1
from equation (7.40) to equation (7.39), we get
V2
Yo = ho
h f hr
( hi + Rs )
------ (7.41)
Note that output impedance is a function of the source resistance in addition to the h
parameters of the transistor. Further if source resistance is resistive than the output
admittance will be real (conductance). If the output impedance of the amplifier ZL is
included than output impedance will be parallel combination of ZL and Zo.
In addition to the formulas derived above, it is important to find the overall
voltage gain and overall current gain also.
(v) Overall Voltage Gain Avs : The overall voltage gain Avs, taking into account the
resistance Rs of the source is given by:
AVS =
V2 V2 V1
V
= .
= AV . 1
VS V1 VS
VS
V1 =
Then
VS
.Z I
RS + Z I
AVS =
AV
AI Z L
.Z I =
RS + Z I
RS + Z I
------ (7.42)
(vi) Overall Current Gain AIS : If the input source is a current source IS in parallel with
the source resistance RS (i.e. Nortons equivalent of the voltage source), then the overall
current gain AIS is given by:
AIS =
I 2 I 2 I1
I
=
.
= AI 1
IS
I1 I S
IS
Using the Nortons equivalent of the voltage source VS in the figure (7.12), we get:
RS
I1 =
IS
RS + Z I
AIS =
Then
AI R S
RS + Z I
A VS =
A IS Z L
RS
Table 7.3
AI =
hf
(1 + ho Z L )
Z I = hi + hr AI Z L
AV =
AI Z L
ZI
Yo = ho
h f hr
(hi + Rs )
1
Z0
AVS =
AV
AI Z L
.Z I =
RS + Z I
RS + Z I
AIS =
AI R S
RS + Z I
Example 7.4
Solution:
hi
1 hr AV
We know Z I = hi + hr AI Z L
ZI =
------- (7.43)
AI Z L
ZI
From the equations (7.43) & (7.44) we have:
AV =
and
------ (7.44)
Z I = hi + hr AV Z I
Z I (1 AV Z I ) = hi
ZI =
or
Example 7.5
following form:
hi
1 hr AV
Proved
Prove that the output admittance of the transistor may be given in the
R + Z I
Y o = h o s
Rs + Z I 0
Yo = ho
h f hr
------ (7.45)
( hi + Rs )
Z I = hi + hr AI Z L
AI =
------ (7.46)
hf
------ (7.47)
(1 + ho Z L )
Z I = hi
For Z L = 0 Z I = Z I 0
For
Z L = Z I = Z I
or
h f hr Z L
(1 + ho Z L )
= hi
h f hr
1
(ho + )
ZL
so
Z I = hi
so
Z I = hi
Yo =
h f hr
ho
ho ( hi + Rs ) h f hr
(hi + Rs )
h f hr
ho hi + Rs
ho
Yo =
(hi + Rs )
R + Z I
Y o = h o s
Rs + Z I 0
or
proved
Example 7.6
For the circuit shown in figure (7.13), verify that the modified h
parameters (indicated by h ' ) are given by:
'
(i) h ie hie +
'
(iii) h fe
(1 + h fe ) R e
hre + hoe R e
(1 + hoe R e )
'
(ii) h re =
(1 + h oe R e )
h fe h oe R e
=
(1 + h oe R e )
(iv) h oe' =
h oe
(1 + h oe R e )
Fig. 7.13
Solution: The h parameter model of the circuit is shown in figure (7.14)
Fig. 7.14
The h parameter equations of this network is given as :
V1 = hie' I b + hre' V 2
I C = h 'fe I b + hoe' V2
where
hie' =
h 'fe =
V1
Ib
Ic
Ib
hre' =
V2 = 0
hoe' =
V2 =0
V1
V2
I b =0
Ic
V2
I b =0
h 'fe =
For
Ic
Ib
V2 =0
Applying the KVL & KCL to the input and output circuits we get:
V1 = hie I b + hreVce + I b Re + I c Re
------ (7.48)
V2 = Vce + Re ( I b + I c )
------ (7.49)
I c = h fe I b + h oe V ce
------ (7.50)
Vce =
I c h fe I b
------ (7.51)
hoe
Vce = Re ( I b + I c ) or
Ic =
Vce + Re I b
Re
------ (7.52)
I c h fe I b
hoe
= ( I b + I c ) Re
h I
1
+ Re ) = I b Re + fe b
hoe
hoe
I c h fe Re hoe
=
I b (1 + Re hoe )
h Re hoe
I
h 'fe = c = fe
I b (1 + Re hoe )
Ic (
or
or
or
------- (7.53)
hie' =
V1
Ib
V2 = 0
h fe Re hoe
I b
V1 = hie I b + hreVce + I b Re + Re
1 + Re hoe
or
or
1 + Re hoe + h fe Re hoe
V1 = I b hie + Re
+ hreVce
(
1
+
R
h
)
e oe
1 + h fe
V1 = I b hie + Re
+ hreVce
(
1
+
R
h
)
e oe
1 + h fe
V1 I b hie + Re
(
1
+
R
h
)
e oe
hie' =
or
1 + h fe
V1
hie + Re
Ib
R
h
(
1
+
)
e oe
------ (7.54)
hre' =
V1
V2
I b =0
V1 = hreVce + I c Re
------ (7.55)
V2 = Vce + Re I c
------ (7.56)
I c = hoeVce
------ (7.57)
V1 = hreVce + Re hoeVce
V1 = (hre + Re hoe )Vce
V2 = Vce (1 + Re hoe )
V h +h R
hre' = 1 = re oe e
V2 (1+ hoe Re )
and
or
------ (7.58)
------ (7.59)
hoe' =
Ic
V2
I b =0
hoe' =
Ic
hoe
=
V2 (1+ hoe Re )
----- (7.60)
Table 7.4
Parameter
hi
hf
hr
ho
Common Emitter
CE
hie = 2600
hfe = 100
hre = 0.62x10 - 4
hoe = 5 -mhos
Common Base
CB
Common Collector
CC
hib = 25.8
hfb = 0.99
hrb =0.67x10 - 4
hob = 0.05 -mhos
(a)
hic = 2600
hfc = 101
hrc = 1
hoc = 5 -mhos
(b)
(c)
(d)
Fig. 7.15
On the careful study of these curves, the characteristics of the three configurations
may be summarised as shown in table 7.5.
Table 7.5
Quantity
Current gain (AI)
CB
CE
High
CC
High
High
High
Low
Medium
High
High
Medium
Low
From this table, we get the following inferences regarding the three transistor
configurations.
1.
In case of CE amplifier both voltage gain and current gain are high.
Generally speaking, we get high power gain also. The input and output
impedance are of medium range, so the CE amplifier may be called a
general purpose amplifier. The middle stages of a multistage amplifier are
usually designed using this configuration.
2.
The CC configuration has the high input impedance and low output
impedance; its voltage gain is nearly equal to unity. So such an amplifier is
used as a buffer amplifier between a source of high source resistance (poor
source) and a low impedance load. Generally a source of high source
resistance does not deliver much current to the load impedance as load
impedance loads the source. The common collector configuration
overcomes this difficulty as high input impedance of this configuration may
properly be matched with the source resistance; thus it gives the output
signal of almost the same magnitude as the input having the low output
impedance. The low output impedance of CC amplifier will be properly
matched with the low impedance load. The common collector configuration
thus transforms the source of high output impedance to a source of low
output impedance having the signal of almost same magnitude.
3.
The common base configuration has the current gain of nearly unity, its
input impedance is low and output impedance is high. So CB configuration
may be used as buffer amplifier between a current source of low source
resistance and high load impedance. It therefore transforms the source of
low output impedance to a source of high output impedance having the
current of almost same magnitude.
7.6 Millers Theorem: This theorem states that an impedance Z shunting an active
network having a known voltage gain AV may be eliminated by connecting impedance
ZAV
Z
and another impedance Z 2 =
across the input and the output
Z1 =
(1 AV )
( AV 1)
terminals respectively. This is illustrated in figure (7.16).
Fig. 7.16(a)
Fig. 7.16(b)
This can be proved by considering fig.(7.16a). The current I1 from this figure is given by:
V V2
------ (7.61)
I1 = 1
Z
and the voltage V2 is given by:
V2 = AV .V1
------ (7.62)
From equations (7.61) & (7.62) we have:
V AV V1 V1 (1 AV )
----- (7.63)
I1 = 1
=
Z
Z
V
----- (7.64)
From figure (7.16 b) the current I1 is given by I 1 = 1
Z1
From the equations (7.63) and (7.64), it is clear that the two networks given in figures
Z
(7.16a) & (7.16b) will be identical when
Z1 =
(1 AV )
Similarly, from fig.(7.16a):
V
V V1
and
V1 = . 2
I2 = 2
AV
Z
V
1
V2 2 V2 (1
)
AV
AV
or
------ (7.65)
I2 =
=
Z
Z
V
I2 = 2
------ (7.66)
From fig. (7.16b)
Z2
From the equations (7.65) and (7.66), it is clear that the two networks given in figures
ZAV
(7.16a) & (7.16b) will be identical when
Z2 =
( AV 1)
Hence the theorem is proved.
7.7 Dual of Millers Theorem: It states that an impedance Z, in series with both
the input and the output terminals of an active network having a known current source AI
may be eliminated by adding impedance Z 1 = Z (1 AI ) and another impedance
Z ( AI 1)
Z2 =
in series with the input and the output terminals respectively of the active
AI
network. This may be illustrated in figure (7.17).
Fig. 7.17(a)
Fig. 7.17(b)
------ (7.67)
7.8 The Emitter Follower: As discussed above that the common collector amplifier
has very high input impedance and very low output impedance and its voltage gain is
almost unity. So this amplifier is used for impedance transformation. The practical circuit
of the common collector amplifier is shown in figure (7.18), in which the collector is
Fig. 7.18
directly connected to the supply voltage and a load impedance ZL is connected to the
emitter, and the output is taken across the load impedance. This circuit seems more as the
common emitter amplifier than the common collector amplifier, but this is the common
collector amplifier. Infect when the a.c. analysis of a network is made the d.c. source is
assumed to be short circuited, this leads the collector to be shorted to the ground. Hence it
is a common collector amplifier. The common collector amplifier is also known as the
emitter follower, because its voltage is gain almost unity, any change in the base voltage
will appear across the load impedance. The emitter (output) follows the input signal and
hence the name emitter follower.
The expressions for current gain AI, input impedance ZI, voltage gain AV and the
output impedance Zo are to be calculated. While calculating these expressions the
common collector parameters of the transistor are to be used, but some times the common
emitter h parameters are given. So conversions of CE h parameters to CC h
parameters are to be made as shown in table 7.1. These expressions are therefore given
below in terms of both common collector and common emitter h parameters.
h fc
1 + h fe
Ie
=
=
Ib
1 + h oc Z L 1 + h oe Z L
V
Z I = 1 = hic + hrc AI Z L = hie + AI Z L
Ib
V
h
A Z
AV = o = I L = 1 ie
V1
ZI
ZI
AI =
Current Gain
Input Impedance
Voltage Gain
The voltage gain is slightly less than one and no phase reversal between input and output
signal.
Yo = hoc
Output Admittance
hrc h fc
hic + Rs
= hoe +
1 + h fe
hie + Rs
AI =
h fe
(1 + h oe Z L )
100
100
=
= 99
(1 + 5 x10 6 x 2 x10 3 )
1 . 01
AVS =
A IS
Example 7.8
A CB transistor amplifier is driven by a signal source of source
resistance 500 . The load impedance is 2 K. The h parameters values are given in the
table 7.4. Calculate the current gain, input impedance, voltage gain and output impedance
of the amplifier. Find the overall voltage gain and current gain also.
Solution:
AI =
h fb
(1 + hob Z L )
( .99 )
0 .99
(1 + 0 .05 x10 6 x 2 x10 3 )
( h ib + R s )
( 25 . 8 + 500 )
AI Z L
( 0 .99 )( 2 x10 3 )
=
= 3 .77
RS + Z I
(500 + 25 .73 )
AI R S
( 0 . 99 )( 500 )
=
=
= 0 . 942
RS + Z I
( 500 + 25 . 73 )
AVS =
A IS
Example 7.9
Design a single stage buffer amplifier which is to be used with a
transducer having a source resistance of 12 K. The amplifier should have input
impedance greater than 100 K when connected to the load impedance of 1 K. The h
parameters of the transistor used are given in the table 7.4. Calculate the current gain,
overall current gain, input impedance, voltage gain, overall voltage gain and output
impedance of the amplifier thus designed.
Solution:
From the above problem it is clear that the amplifier to be designed
should have high input impedance (greater than 100 K) and low output impedance
(lower than 1 K). The CC amplifier has such properties, so we are to design the CC
amplifier. Now we calculate the various gain and input and output impedance as follows:
AI =
h fc
(1 + h oc Z L )
( 101 )
101
=
= 100 . 5
6
3
(1 + 5 x10 x1 x10 ) 1 . 005
AVS
A IS
AI Z L
(100 .5 )(1 x10 3 )
=
=
= 0 .87
RS + Z I
(12 K + 103 .1K )
AI R S
(100 . 5 )( 12 K )
=
=
= 10 . 48
RS + Z I
(12 K + 103 . 1 K )
7.9 Cascaded Transistor Amplifier: We have studied that the three modes of
the transistor are used to design the single stage amplifiers. But sometimes single stage
amplifier does not provide the amplification up to the desired level or the input/ output
impedances do not properly match. In such cases it becomes necessary to cascade the
transistor amplifiers. The cascading we mean that the output of the first stage is
connected to the input of the second stage. More than two stages may be connected as per
our requirement. Several types of cascaded stages may be used for different purposes. A
few of them are being discussed here.
CE CC Cascaded Amplifier: Figure (7.19) shows the CE CC cascaded amplifier, in
which first stage is the common emitter stage and the second stage is the common
Fig. 7.19 a
Fig. 7.19 b
collector stage. We will find the expressions of various gains and input & output
impedances of the cascaded amplifier. The current gain, input impedance and voltage
gain of the second stage are calculated first and subsequently of first stage, since load
resistance is required in the calculations of these quantities. However, the output
impedance of the first stage is calculated first followed by the output impedance of the
second stage.
Analysis of the second stage:
The current gain of the second stage which is the
common collector stage is given by (ref. table 7.3):
h fc
I
AI 2 = c 2 =
I b 2 1 + hoc R c 2
Z I 2 = h ic + h rc A I 2 R c 2
The input impedance is
The voltage gain of this stage is given by:
V
R
AV 2 = o = AI 2 c 2
V2
ZI2
Analysis of first stage:
For the first stage the effective load resistance will be the
parallel combination of Rc1 and ZI2 given by
R Z
RL1 = c1 I 2
Rc1 + Z I 2
The current gain of this stage is
AI1 =
h fe
I c1
=
I b1 1 + h oe R L1
The input impedance of the first stage which is also the input impedance of the cascaded
amplifier is given by:
Z I 1 = hie + hre AI 1 R L1
The voltage gain of this stage is
AV 1 =
V2
R
= AI 1 L1
V1
Z I1
Yo1 = hoe
hie + Rs
The output impedance of this stage, taking into account the resistance Rc1, will be the
parallel combination of Zo1 and Rc1.
i.e.
Z o' 1 = Z o 1 R c 1
The output admittance of the second stage can be calculated by considering the effective
source resistance Rs2 as the parallel combination of Zo1 and Rc1.
h fc hrc
Yo 2 = hoc
hic + Rs 2
The output impedance of the cascaded amplifier will be the parallel combination of Zo2
and Rc2
Z 0 = Z o2 Rc2
i.e.
Now the total (overall) current gain of both stages is
AI =
I c2
I I I
I
= c 2 b 2 c 1 = AI 2 . AI 1 b 2
I b1
I b 2 I c1 I b1
I c1
or
Hence
R Z
1
I b 2 = ( I c1 ) c1 I 2
Z I 2 + Rc1 Z I 2
Rc1
I b2
=
I c1
Z
+
R
c1
I2
Rc1
AI = AI 2 . AI 1
Z I 2 + Rc1
The overall voltage gain of the cascaded amplifier by considering the source resistance
also, is given by:
V
Z I1
AVs = o = AV
Vs
Z I 1 + Rs
Fig. 7.20 a
Fig. 7.20 b
Out of four h parameters only two parameters hie and hfe are sufficient to use
in the simplified model in CE configuration and other two parameters may be neglected
provided the load resistance RL is small enough in comparison with (1/hoe), so that the
parallel combination RL and 1/hoe is approximately equal to RL. We may, therefore, omit
hoe from the exact model shown in figure (7.20 b). In this condition the collector current
will be approximately equal to hfeIb. The magnitude of the voltage source (hreVc) in the
emitter circuit will be equal to hre h fe I b RL since Vc = h fe I b RL . In most of the transistor
parameters hre h fe 0.01 , so the voltage hreVc may be neglected in comparison with the
voltage drop (hieIb) across hie provided RL is small enough. The simplified model may
therefore be given in figure (7.21). It has been observed that the errors in using this
simplified model will not be more than 10% if hoeRL < 0.1 .
Fig. 7.21
We shall now calculate various gains and input and output impedances in all the
three configurations using this simplified model.
7.10.1 Simplified Calculation for the Common Emitter Configuration:
simplified model in CE configuration is shown in figure (7.22).
Fig. 7.22 a
The
Fig. 7.22 b
AI =
h fe I b
Ic
= h fe
Ib
Ib
------ (7.68)
Z I = hie + hre AI RL
hre h fe AI
Z I = hie 1
hoe RL
----- (7.69)
hie hoe h fe
hre h fe
The value of the quantity
is approximately 0.5 for the typical h parameter
hie hoe
values of the transistor.
Thus, if hoe RL < 0.1 than Z I hie .
(iii) Voltage Gain:
AV =
h fe R L
AI R L
ZI
h ie
------(7.70)
(iv) Output Impedance: From Fig. 7.22 b, if Vc is the applied voltage at the output, we
V
get
Z o = c with Vs = 0.
Ic
Since hfeIb reduces to zero then Z o = . The true value of Zo depends upon the
source resistance and lies between 40 to 80 K.
Output impedance Zo taking into account the load resistance RL will be
approximately equal to RL as it is the parallel combination of output resistance ( Z o = )
and RL.
7.10..2 Simplified Calculation for the Common Base Configuration: The simplified
model of CE configuration can be used to get approximate model in CB configuration as
shown in figure (7.23) in which base is grounded and the collector is connected to the
ground through the load resistance RL.
Fig. 7.23
(i) Current Gain: From the figure (7.23) we have
I L Ic
=
Ie
Ib
h fe I b
h fe
=
I b (1 + h fe ) 1 + h fe
AI =
ZI =
Av = AI
Ve
hie I b
hie
=
I e (1 + h fe ) I b 1 + h fe
h fe (1 + h fe )
RL
RL
Z I 1 + h fe hie
=
h fe
RL
hie
V
(iv) Output Impedance:
Z o = c = as Vs = 0
Ic
The output resistance taking into account RL will be equal to RL.
configuration as shown in figure (7.24) in which collector is grounded and the load
resistance RL is connected between emitter and the ground.
Fig. 7.24
(i) Current Gain: From the figure (7.24) we have
I L Ie
=
Ib
Ib
(1 + h fe ) I b
AI =
Ib
= 1 + h fe
ZI =
Vb hie I b + (1 + h fe ) I b RL
Ib
Ib
= hie + (1 + h fe ) R L
Av = AI
(1 + h fe ) RL
RL
Z I hie + (1 + h fe R L )
=
hie + (1 + h fe ) RL hie
hie + (1 + h fe RL )
= 1
hie
ZI
(iv) Output Impedance: From the figure (7.24), the open circuit output voltage is Vs
while the short circuit output current is
I = (1 + h fe ) I b =
So the output impedance is given by:
(1 + h fe )Vs
Rs + hie
Zo =
Vs Rs + hie
=
I
1 + h fe
The output resistance taking into account RL will be equal to the parallel combination of
RL and Zo calculated above.
The approximate formulas for different quantities obtained using the simplified model of
the transistor are given in table 7.6 for the three configurations.
Table 7.6
Quantity
AI
CE
h fe
CB
h fe
CC
1 + h fe
1 + hie
ZI
hie
Av
hie
1 + h fe
h fe R L
h fe
h ie
hie
hie + (1 + h fe ) RL
RL
hie
ZI
Zo
Rs + hie
1 + h fe
Z o'
RL
RL
Zo RL
Fig. 7.25
The current gain of the transistor T2 is calculated first, assuming hoe Re 0.1 and
h fe Re >> hie . The relations given in table 7.6 may be used for calculating the current gain
and input impedance of the second stage.
AI 2 =
Io
1 + h fe
I2
and
Z I 2 (1 + hfe) Re
We shall find the current gain of the first stage by considering the exact formula of the
current gain as hoe Z I 2 0.1 requirement is not meet out since ZI2 is the effective load
resistance for the transistor T1.
Thus
AI 1 =
=
1 + h fe
I2
=
I i 1 + hoe Z I 2
1 + h fe
1 + hoe (1 + h fe ) Re
1 + h fe
as hoe Re 0.1 .
1 + hoe h fe Re
AI =
(1 + h fe ) 2
1 + hoe h fe Re
The input impedance of T1, which will be the overall input impedance of the cascaded
circuit, is given by:
Z I 1 = hie + AI 1 Ri 2
(1 + h fe ) 2 Re
1 + hoe h fe Re
h
hie
AV = AV 1 . AV 2 = 1 ie 1
Z
A
Z
I 2
I1 I 2
hie
h
ie
AI 1 Z I 2 Z I 2
h
AV 1 ie
ZI2
It is clear from this equation that the voltage gain of the Darlington emitter
follower is approximately the same as that of the conventional emitter follower of
transistor T2 and is very close to unity.
The output impedance Zo1 of the first stage is given by:
R + hie
Z o1 = s
1 + h fe
hence
This output impedance works as the source resistance for the second stage of the circuit.
Hence the output impedance of the second stage, which will be the overall output
impedance of the circuit given by:
Z o2
Rs + hie
+ hie
1 + h fe
1 + h fe
Rs + hie
h
+ ie
2
1 + h fe
(1 + h fe )
Thus the output impedance of this Darlington pair circuit is smaller than that of single
stage emitter follower.
From the above calculations of the Darlington emitter follower circuit, it is concluded
that:
(i)
(ii)
Its input impedance is higher than that of the single stage emitter follower.
(iii)
Its voltage gain close to unity and approximately the same as that of the single
stage emitter follower.
(iv)
The major drawback of this Darlington pair of transistors is that the leakage current of the
first stage of the amplifier is amplified by the second stage. Hence the overall leakage
current is high and is not suitable to use more than three transistors in cascade in emitter
follower mode.
Example 7.10 Show that the overall h parameters of the two stage cascaded amplifier
shown in figure (7.26)are
(i)
'
h12' h21
h11 = h
h11''
'
''
1 + h22 h11
(iii)
h ' h ''
h21 = 21 ' 21 ''
1 + h22 h11
'
11
h12' h12''
'
1 + h22
h11''
(ii)
h12 =
(iv)
''
h12'' h21
'
h22 = h
h22
'
''
1 + h22 h11
''
22
Fig. 7.26
Solution:
For the two individual networks shown in figure (7.26 h parameter
equations are given
V 1 = h 11' I 1 + h 12' V
------ (7.71)
I = h I1 + h V
------ (7.72)
'
21
and
'
22
''
12
V = h I + h V2
''
11
------ (7.73)
I2 = h I + h V2
------ (7.74)
The h - parameter equations of the cascaded network in the required form are given
''
21
''
22
------ (7.75)
V 1 = h11 I 1 + h12 V 2
------ (7.76)
I 2 = h 21 I 1 + h 22 V 2
Using the equations (7.71) to (7.74), we get the two equations of the form given in
equations (7.75) & (7.76).
Putting the value of I from equation (7.72) in equations (7.73) & (7.74) we have
'
V = h11'' ( h 21
I 1 + h 22' V ) + h12'' V 2
or
'
V (1 + h11'' h 22
) = h11'' h 21' I 1 + h12'' V 2
or
V =
and
'
h11'' h 21
h12''
I
+
V2
1
(1 + h11'' h 22' )
(1 + h11'' h 22' )
------- (7.77)
h11'' h 21
h12''
V1 = h I + h
I1 +
V 2
''
'
''
'
(1 + h11 h22 )
(1 + h11 h22 )
'
h12' h11'' h21'
h12' h12''
I1 +
V2
V1 = h11
(1 + h11'' h22' )
(1 + h11'' h22' )
'
11 1
or
or
'
12
'
h12' h21'
h12' h12''
''
h11 I 1 +
V2
V1 = h11
or
------ (7.79)
'
(1 + h11'' h22' )
(1 + h11'' h22
)
'
h11'' h21
h12''
''
'
''
'
''
I1 +
V2 + h22
V2
and I 2 = h21 h21 I 1 h21 h22
'' '
'' '
(
1
+
h
h
)
(
1
+
h
h
)
11 22
11 22
'
'
"
'
''
h21'' h22
h11'' h21
h21
h22
h12"
''
'
I1 + h22
V2
I 2 = h21 h21 +
or
'' '
" '
(
1
+
h
h
)
(
1
+
h
h
)
11 22
11 22
or
"
"
'
'
''
'
'
"
'
"
"
'
h21
h22
h21' h21
h21
h11" h22
+ h21
h22
h11'' h21
+ h11" h22
h22
h21
h22
h12"
I 1 +
I 2 =
'' '
(
1
+
h
h
)
(1 + h11" h22' )
11 22
"
'
"
h21
"
h21
h21
h12"
'
I
=
I
+
h
h
2
or
------ (7.80)
(1 + h '' h ' ) 1 22 (1 + h " h ' ) 22 V2
11 22
11 22
Comparing the equations (7.79) & (7.80) with equations (7.75) & (7.76), we get the
required result.
V2
(i)
'
h12' h21
h11 = h
h11''
'
''
1 + h22 h11
(iii)
'
''
h21
h21
h21 =
'
1 + h22
h11''
'
11
(ii)
(iv)
h12' h12''
h12 =
'
1 + h22
h11''
''
h12'' h21
'
h22
h22 = h
'
''
1 + h22 h11
''
22
Example 7.11 Show that the overall h parameters for the composite transistors
illustrated in figure (7.27), are:
(i)
hie = hie1 +
(ii)
h fe = h fe1 +
(iii)
hoe = hoe 2 +
(iv)
hre = hre 2 +
(v)
1 + hoe1hie 2
Fig. 7.27
Solution:
The transistor T1 is in CC configuration and T2 is in CE configuration. The
h parameters of the composite configuration may be obtained using the results of
example 7.10.
(i)
h ie = h ic 1
h rc 1 h fc 1
1 + h oc 1 h ie 2
h ie 2
hic1 = hie1
h fc1 = (1 + h fe1 )
h rc 1 = (1 h re 1 )
h ie = h ie 1
(ii)
h fe =
h fc 1 h fe 2
1 + h oc 1 h ie 2
(1 h re 1 )( 1 + h fe 1 )
1 + h oe 1 h ie 2
(1 + h fe 1 ) h fe 2
h ie 2
1 + h oe 1 hie 2
h fe 2 + h fe1 h fe 2 hoe1 hie 2 h fe1 + hoe1 hie 2 hoe1 hie 2 + hoe1 hie 2 h fe1
1 + hoe1 hie 2
= h fe1 +
hre
(iii)
h oc 1 = h oe 1
1 + hoe1hie 2
hrc 1 h re 2
(1 h re1 ) hre 2
=
=
1 + hoc 1 hie 2
1 + hoe1 hie 2
Problems:
1.
14.
15.
16.
17.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
hic =
18.
(1 hrb )
[hibhob + (1 hrb )(1+ hfb )]
(i)
hib =
(ii)
(i)
(ii)
hie
(1 + h fe )(1 hre ) + hie hoe
22.
23.
24.
25.
26.
27.
28.
29.
30.
31.
hoc =
hob
[hibhob + (1 hrb)(1+ hfb )]
hrb =
hie
1 + h fe
hrb =
hie hoe
hre
1 + h fe
h fe =
21.
(1+ hfb )
hib =
20.
hrc =
hfc =
19.
hib
[hibhob + (1 hrb )(1+ hfb )]
h fb
1 + h fb
hoe =
hob
1 + h fb
By drawing the variations of voltage gain, current gain and input impedance with
load impedance and output impedance with source resistance for the three
configuration of the transistor, find the characteristics of the transistor amplifier in
the three configurations.
Discuss the comparative study of the transistor amplifier in the three
configurations.
Draw the circuit model of a transistor amplifier (general amplifier configuration).
Using this model find the expressions of various gains, input and output
impedances.
Drive the expressions of AI and ZI of a transistor amplifier in terms of load
impedance.
State and prove Miller theorem and its dual.
Using the approximate model h parameter model, obtain the expression for a CE
circuit for AI, ZI, AV, and Zo.
Using the approximate model h parameter model, obtain the expression for the
emitter follower circuit for AI, ZI, AV, and Zo. What are the advantages of the
emitter follower circuit?
Using the simplified model of the CE configuration obtain the expressions of
various gain and input output impedances of the CB configuration.
Using the simplified model of the CE configuration obtain the expressions of
various gain and input output impedances of the CC configuration.
Using the simplified model of the CE configuration obtain the expressions of
various gain and input output impedances of this configuration.
What do you understand by the cascading of the transistor amplifiers? Why
cascading is done? Draw the circuit of CE CC cascaded amplifiers. Find the
32.
expressions of the overall voltage gain, current gain and input / output
impedances of this cascaded amplifier.
Draw a Darlington emitter follower circuit and find the expressions of the overall
voltage gain, current gain and input / output impedances of this Darlington emitter
follower circuit.
_________________
8
Transistor Biasing and
Thermal Stabilization
In this chapter we shall discuss the different biasing methods of transistor, to
operate the transistor in the linear operating region of the characteristics. The operating
point shifts with temperature as the transistor parameters are dependent on temperature.
The temperature compensated techniques will also be discussed in this chapter in addition
to the study of the stability factor of different biasing methods.
8.1
Fig. 8.1(a)
Fig. 8.1(b)
amplifier. In this circuit VCC and RC are fixed. The values of collector current IC and
collector to emitter voltage VC E are dependent on the values of RB. The signal to be
amplified from the source Vs is applied to the base of the transistor through the coupling
capacitor CC1 and the output is taken from the collector through the other coupling
capacitor CC 2. These two coupling capacitors offer low reactances to the signal frequency
thus the signal is passed through them and d.c. voltage is blocked. Figure 8.1(b) shows a
set of output characteristics of a transistor.
Applying KVL to the collector circuit (fig. 8.1a) under d.c. condition the coupling
capacitor CC 2 will act as an open circuit and RL = , it is obtained
VCC = RC I C + VCE
or
I C = (
V
1
).VCC + CC
RC
RC
The above equation is a straight line equation of the form y = mx + C , having the
V
1
slope (
) and intercept on y- axis as CC .
RC
RC
A straight line drawn between
VCC
and VCC on the characteristic curves of the
RC
1
) as shown in figure 8.1(b). This straight on the
RC
characteristic curves of the transistor is known as the d.c or static load line.
transistor will have the slope (
The point of intersection of the load line and characteristic curve of the particular
base current is known as quiescent operating point or simply the operating point. The
operating point may be chosen anywhere on the load line, which will be decided by the
base current. For the proper amplification of the signal the transistor should be operated
in the centre of the load line.
If on the other hand RL , an a.c. or dynamic load line is to be drawn. At the
signal frequency CC 2 will act as short circuit, the effective load resistance at the collector
will be the parallel combination of RL and RC. The a.c. load line must be drawn through
the operating point Q and the slope should correspond to the effective load resistance at
the collector (figure 8.1b).
Figure 8.2 illustrates that the operating point Q is chosen in the middle of the load
line. It gives the variation of the sinusoidal collector current and collector voltage
corresponding to the input signal (base current). It is clear from this figure that the output
signal is without distortion. If the operating shifts nearer to Q2 the output voltage and
current get clipped at the positive peaks. If on the other hand the operating point shifts
nearer to Q1 the clipping will at the negative peaks of the output voltage and the current.
This results the distortion in the output signal which is undesirable. Thus the maximum
signal that can be handled by an amplifier will be decided by the choice of the operating
point. In other words we may say that the variation of the base current (signal current)
should be such that operating point will not go either to the saturation region or to the
cutoff region. The collector current will therefore, flow in the outer circuit for the whole
of the input cycle.
Fig. 8.2
8.2 Operating Point Stability: The operating point selected in the middle of load
line should remain fixed in the amplifier circuit. But the operating point shift due to
following two reasons.
(i)
(ii)
There are two techniques for maintaining the operating point stability in the transistor
circuits. One is called as the Bias Stabilization and the other is known as the
Compensation technique. Both these techniques will be discussed in detail in following
sections. The resistive biasing circuits will be used in the bias stabilization techniques
that will maintain the collector current stable in spite of variation in ICO, and VBE with
temperature or unit to unit variation. However, in the Compensation technique, the
temperature sensitive devices such as diodes, transistors, thermistors etc. are used for the
operating point stability.
8.3 The Stability Factors: Since the collector current IC is a function of ICO, and
VBE , so we define the three partial derivatives of IC with respect to these variables. These
derivatives are called the stability factors S , S ' , S ' ' and are defined as:
The stability S is defined as the rate of change of collector current with respect to
the reverse saturation current, keeping and VBE constant.
S=
I C
I C
I CO I CO
Here the smaller the value of S better is the stability against ICO.
The stability S ' is defined as the rate of change of collector current with respect
to base to emitter voltage VBE, keeping ICO and constant.
I C
I C
V BE
V BE
Similarly the variation of IC with respect to is known as stability factor
I C
IC
.
S ' ' given by S '' =
S' =
We shall now discuss the different biasing circuit and study the stability factor of
each case.
8.4 Fixed Base Bias: The circuit diagram for the fixed base bias is shown in figure
(8.4). The required voltage at the base is obtained from VCC by having an excess voltage
drop across RB.
Fig. 8.4
For a CE configuration, we have the collector current as:
I C = (1 + ) I CO + I B
------- (8.1)
VCC = I B R B + V BE
or
IB =
VCC V BE VCC
RB
RB
------- (8.2)
------- (8.3)
Since VCC>>VBE and the change in VBE will have little effect on base bias IB. For
this reason it is called as fixed base bias.
From the equations (8.1) and (8.2) we have:
V
I C = CC + (1 + ) I CO
RB
------ (8.4)
I C
= (1 + )
I CO
------- (8.5)
As is always sufficiently a larger quantity, the circuit has thus a poor thermal
stability. In other words it may be discussed that the fixed bias circuit is very simple to
design as it has only a few components and the operating point may be fixed at the
desired place just by varying the value of RB. But with the rise of temperature the
collector current increases which further rises the temperature of the device. A
cumulative action takes place and the collector current goes on increasing which leads the
thermal instability. The circuit provides no check on the increase in the collector current.
Further this circuit does not provide the stability against unit to unit variation.
Since I C = I B , the base current is fixed by RB so the collector current depends only on
. This biasing method is thus not of practical use.
Fig. 8.5
Here, as IC increases because of or temperature, VCE decreases as there is a
larger drop across RC . Hence IB decreases which leads a decrease in IC. Thus it gives the
stability in the operating point. Let us calculate the stability factor in this case.
We have
I C = I B + (!+ ) I CO
or
IB =
[ I C (1 + ) I CO ]
------- (8.6)
VCC = RC ( I C + I B ) + I B RB + VBE
------ (8.7)
( RB + RC )
[I C (1 + ) I CO ]
------ (8.8)
I C
R + RC I C
RC + B
(1 + ) = 0
I CO
I CO
I C
I CO
( RB + RC )
R + RC
(1 + ) B
RC +
=0
or
S=
I C
[(1 + )( R B + RC )] /
=
I CO
[(1 + ) RC + R B ] /
S=
[(1 + )( RB + RC )]
[(1 + ) RC + R B ]
S=
or
(1 + )
RC
1 +
RB + RC
------ (8.9)
------ (8.10)
The stability factor S is smaller than its value for fixed base bias circuit. The
improvement in operating point stability in this circuit is due to the fact that a part of the
signal output is coupled back to the base through RB, reducing thereby the voltage gain of
the amplifier. The operating point stability is obtained in this case at the cost of the
voltage gain.
Differentiating the equation (8.8) with respect to VBE, we get the expression for
stability factor S ' as
R + (1 + ) RC I C
1 = B
V
BE
S' =
or
I C
=
VBE [RB + (1 + ) RC ]
or
S' =
(1 + )( R B + RC )
[RB + (1 + ) RC ]x(1 + )( RB + RC )
S' =
.S
(1 + )( RB + RC )
------ (8.11)
[(1 + )( RB + RC )]
=S.
[(1 + ) RC + RB ]
Further differentiating the equation (8.8) with respect to , we may obtain the
where
''
If
(1 + ) I CO I CO
IC =
then
[VCC VBE + ( RC + RB ) I CO ]
------- (8.12)
[ R B + (1 + ) RC ]
Now differentiating equation (8.12) with respect to we may have:
S '' =
[ RB + (1 + ) RC ] 2
[V V BE + ( RC + RB ) I CO ][ R B + RC + RC RC ]
= CC
[ R B + (1 + ) RC ]2
[V VBE + ( RC + RB ) I CO ][ RB + RC ]
= CC
------ (8.13)
[ R B + (1 + ) RC ]2
Using the equations (8.12) and (8.13) we get:
I C [ RB + RC ]
(1 + )
S '' =
x
------ (8.14)
[ RB + (1 + ) RC ] (1 + )
''
By using the equations (8.13) and (8.9) we may get the expression of S in terms
of S as:
S '' =
IC
S
(1 + )
.
8.6 Self Bias or Emitter Bias: Another circuit that is very commonly employed is
the Self bias or Emitter bias. This arrangement is shown in figure (8.6), which comprises
of resistance RE in series with the emitter across which a voltage equal to REIE is dropped,
Fig. 8.6
and a potential divider consisting of R1 & R2. The improvement in the stability of the
operating point in this circuit may be explained as given below.
As the temperature is increased, ICO as well IC increases. The increase in IC will in
turn increases the voltage drop across RE, reducing thereby the base current and hence
reduction in the collector current.
The circuit may be analyzed to find the stability factors S , S ' , S ' ' as follows:
In the self biasing circuit, the values of resistances R1 and R2 are so chosen so that
the current I1 flowing through the resistance R1 is large enough compared with IB. The
current flowing through the resistance R2 will therefore be equal to I1. The potential drop
VBB across R2 will be given by:
VBB =
VCC .RC
R1 + R2
------ (8.15)
The circuit can be redrawn by its Thevenins equivalent as shown in figure (8.7).
Fig. 8.7
Thevenins resistance RB may be obtained by shorting the supply voltage VCC to ground.
This resistance is given by:
RB =
R1 R2
R1 + R2
------ (8.16)
or
VBB VBE = ( RB + RE ) I B + I C R E
----- (8.17)
or
IB =
[ I C (1 + ) I CO ]
------ (8.18)
------(8.19)
Differentiating the equation (8.19) with respect to ICO , we may obtain the
expression for the stability factor S.
I C
R B + R E I C
(1 + ) +
RE = 0
I CO
I CO
or
R + RE
RB + R E
I
+ RE C = (1 + ) B
I CO
or
S=
I C
[(1 + )( R B + R E )] /
=
I CO
[(1 + ) R E + RB ] /
S=
[(1 + )( RB + R E )]
[(1 + ) RE + R B ]
R
(1 + ) 1 + B
RE
S=
RB
1 + +
RE
or
------ (8.20)
------ (8.21)
From this equation it is clear that the stability factor S will be equal to unity if
RB
R
is small and it will be equal to (1 + ) if B is . So smaller the value of RB, better
RE
RE
will be the stabilization. But if the operating is fixed for low values of RB, the current
drawn from the d.c. source VCC will be large enough. That means power dissipation of the
source will be larger. If RE is increased keeping RB constant, VCC has to be increased to
maintain the same value of quiescent current otherwise there will be loss of gain due to
the negative feedback. So there must be compromise between the good stability and low
loss of power. The resistance may also be bye passed by a large capacitance to reduce the
negative feedback and to improve the stability.
Differentiating the equation (8.19) with respect to VBE , we may obtain the
expression for the stability factor S ' .
R + (1 + ) RE I C
1 = B
V
BE
or
S' =
I C
=
VBE [RB + (1 + ) RE ]
(1 + )( R B + RE )
[RB + (1 + ) RE ]x(1 + )( RB + RE )
.S
(1 + )( RB + RE )
[(1 + )( RB + RE )]
where
=S.
[(1 + ) RC + R B ]
or
S' =
------ (8.22)
Further differentiating the equation (8.19) with respect to , we may obtain the
''
If (1 + ) I CO I CO then
IC =
[VBB VBE + ( RE + RB ) I CO ]
------- (8.23)
[ RB + (1 + ) RE ]
S '' =
I C [ RB + (1 + ) R E ][VBB V BE + ( R E + RB ) I CO ] [V BB VBE + ( RE + R B ) I CO ] RE
=
[ R B + (1 + ) RE ]2
[V V BE + ( RE + RB ) I CO ][ RB + R E + RE RE ]
= BB
[ RB + (1 + ) R E ] 2
=
[VBB V BE + ( RE + RB ) I CO ][ RB + RE ]
[ RB + (1 + ) RE ]2
------ (8.24)
I C [ R B + RE ]
(1 + )
x
[ RB + (1 + ) RE ] (1 + )
''
By using the equations (8.24) and (8.20), we may get the expression of S in
terms of S as:
I
S
------ (8.25)
S '' = C .
(1 + )
''
One can observe from this equation that the stability S is a function of . So if
there is change in due to some reason then what value of should be taken in to
''
account while calculating the stability factor S , the initial value, final value or the
average value of . This type of problem does not occur in S or S ' . To sort out this
problem, let us calculate the change in collector current IC due to change in given by:
I C = S '' . =
S .I C
(1 + )
''
IC2 2
=
I C1 1
RB + (1 + 1 ) RE
RB + (1 + 2 ) R E
or
IC2
1 = 2
I C1
1
RB + (1 + 1 ) RE
R B + (1 + 2 ) RE
or
I C 2 I C1 2 1
R B + RE
=
I C1
1 R B + (1 + 2 ) RE
or
S '' =
or
I S 2
S '' = C 1
1 (1 + 2 )
I C I C1
RB + RE
=
1 RB + (1 + 2 ) RE
------ (8.26)
[(1 + )( RB + RE )]
[(1 + ) RE + RB ]
IC
S
, which is the same as equation (8.25).
(1 + )
Equation (8.26) signifies that the maximum value of S2 can be determined, for a
given span of and a given value of IC1. The variation in may be due to the temperature
variation or unit to unit variation of the transistor.
Example 8.1: Show that S for self biasing circuit may be put in the form
G E + G1 + G2
S=
where the Gs are conductances
GE
(1 + ) + G1 + G2
and
GE =
1
RE
------ (8.29)
[(1 + ) RB (1 +
S=
[(1 + )
RE
)]
RB
RE
+ 1]RB
RB
1
(G1 + G2 )]
GE
S=
(1 + )
[1 +
(G1 + G2 )]
GE
(1 + )[1 +
or
or
S=
(1 + )[G E + G1 + G2 )]
[G E + (1 + )(G1 + G2 )]
G E + G1 + G2
GE
(1 + ) + G1 + G2
Hence proved.
Example 8.2: For the two battery transistor circuit shown in figure (8.8), prove that the
stabilization factor S is given by:
S=
1+
RE
1+
( R E + RB )
Fig. 8.8
Solution: Applying the KVL to the input circuit we get:
V1 V BE = I B R B + I B R E + RE I C
or
V1 V BE = I B ( R B + RE ) + RE I C
----- (8.30)
or
IB =
[ I C (1 + ) I CO ]
------ (8.31)
I (1 + ) I CO
V1 V BE = C
( RB + RE ) + RE I C
------ (8.32)
Differentiating the equation (8.32) with respect to ICO , we may obtain the
expression for the stability factor S.
I C
( R + RB )(1 + ) ( RB + RE ) I C
RE E
+
=0
I CO
I CO
(1 + ) RE + R B
or
S=
or
S=
Example 8.3:
S=
(1 + )( RE + R B )
(1 + )( RE + R B )
[ RB + R E + RE ]
1+
RE
1+
( R E + RB )
Hence proved.
Fig. 8.9
VBE = 0.7 volt, = 45 and VCE = 4 volts. Determine RE and stability factor S.
Solution: Applying the KVL to the output circuit we get:
14 + 5 4.7 K .I C + 4 + RE .I C
( 4.7 K + R E ) I C = 15V
or
Applying KVL to the input circuit we get:
VBE + RE I C 5V = 0
or
0.7 + I C R E = 5V
or
I C R E = 4.3V
The given circuit is the Thevenins equivalent of the self biasing circuit with RB = 0.
The stability factor S is given by:
S=
1+
RE
1+
( R E + RB )
Example 8.4: Assume that a Silicon transistor with = 45, VBE = 0.7 V, VCC = 24 V and
RC = 5 K is used in self biasing CE amplifier. It is desired to establish a Q point at VCE =
14 V and IC = 1.7 mA and stability factor S 4 . Find the values of RE, R1 and R2.
Solution: The current in RE is I E I C = 1.7 mA
Applying the KVL to the output circuit we have,
or
5K + R E =
or
RE = 0.88K
R
(1 + ) 1 + B
RE
S=
RB
1 + +
RE
RB
RE
4 = 46
R
46 + B
RE
1+
RB
R
= 46 + 46 B
RE
RE
or
4 x 46 + 4
or
RB
= 3.29
RE
or
IC
1.7 mA
= 37.8A
45
VBB = 2.9 x10 3 x37.8 x10 6 + 0.7 + 0.88 x10 3 x1.7 x10 3
= 2.31V
Further
VBB =
VCC xR2
R1 + R2
and
RB =
R1 xR2
R1 + R2
14 xR2
R2
2.31
or
=
= 0.165
R1 + R2
R1 + R2
14
2.9 K
R1 =
= 17.6 K and R2 = 3.48K
0.165
2.31 =
Variation of Operating Point Stability with Simultaneous Variation of ICO, VBE and
: We have defined the stability factors S, S ' , and S ' ' as the partial derivatives of IC
with ICO, VBE and respectively. Each partial derivatives is calculated when all other
parameters are held constant. The collector current is a function of ICO, VBE and as
I C = f ( I C 0 , VBE , )
The total change in collector current due to the simultaneous variation in ICO, VBE
and may be given as
I C =
I C
I
IC
.I CO + C .VBE +
.
I CO
V BE
= S . I CO + S ' . V BE + S ''
------ (8.33)
The stability factor S, S ' , and S ' ' may be expressed in terms of parameter M
1
defined by
M =
RB
1+
[ RE (1 + )]
RB
)
[(1 + )( R B + R E )]
RE
R
S =
=
= (1 + B ) M
R
RE
[(1 + ) R E + R B ]
B
(1 + ) R E [1 +
]
R E (1 + )
M (R B + R E )
M
.S
=
=
S' =
(1 + )( RB + RE )
(1 + )( R B + R E ) R E
RE
(1 + ) R E (1 +
------ (8.34)
------ (8.35)
(Provided >>1)
RB
)
I C 1 S 2 I C 1
RE
R I M
''
=
S =
(1 + B ) C 1 2
RE 1 2
1 (1 + 2 ) 1 (1 + 2 )
(Provided >>1 and M2 is the value of M for = 2)
M 2 (1 +
and
------- (8.36)
Putting the values of S, S ' , and S ' ' from equations (8.34) to (8.35) in equation
(8.33), we get the fractional change in collector current as:
I C
R M I
M V BE
R M
= 1 + B 1 CO 1
+ 1 + B 2
I C1
RE
I C1
I C1 R E
RE 1 2
------ (8.37)
ICO
Silicon Transistor
650C
+250C
+1750C
33000nA
1.95 x10 3 nA 1.0nA
Germanium Transistor
650C
+250C
+ 750C
32A
1.95 x10 3 A 1.0 A
25
55
100
20
55
90
VBE(volts)
0.78
0.6
0.225
0.38
0.2
0.1
It may clearly be seen from this table that at room temperature (250C) both Si
and Ge transistors have the same value of . For Si ICO is much smaller than Ge.
However, ICO approximately doubles for every 100C and VBE decreases by approximately
2.5 mV/0C rise in temperature.
Making use of the parameters given in table (8.1) and equation (8.37), one can
easily find that the change in collector current for both Si and Ge transistors for their
respective range of temperature. The study reveals that the collector current variation for
2400C change of temperature for Si transistor is approximately same for 1400C change of
temperature for Ge transistor. This means that the variation of collector current due to
temperature is more for Ge transistor than that of Si. Hence the Si transistor is superior.
However, for Si the influence of VBE is more significant than that of ICO on collector
current.
Example 8.5 : For the self bias CE transistor (Ge) amplifier has the following values RE
= 4.5 K, R1 = 90 K, R2 =10 K. The collector supply voltage and collector resistance
RC are adjusted so as to give the collector current of 1.5 mA at 25 0C. Determine the
variation of collector current in the temperature range +25 0C to + 75 0C, when the Ge
transistor of table 8.1 is used.
R xR
90 x10
Solution:
The resistance RB is given by: RB = 1 2 =
= 9 K
R1 + R2
100
RB
9 K
The ratio
=
=2
RE 4.5 K
At room temperature
M1 =
1
1
=
1
RB
2
1+
1+
56
[ R E (1 + )]
RB
)M 1 = 3
RE
1
M
=
mA / V = 0.22mA / V
RE
4.5
R B I C1 M 2
(1 + 2 ) x1 .5 x10 3 x1
)
=
= 0 .91 x10 6 mA
RE 1 2
55 x 90
8.8 Bias Compensation: For the proper use of transistor as amplifier it has earlier been
discussed that it is to be biased in the active region. The operating point should be made
stable against the variation of temperature. The resistive biasing circuits have been used
for stabilization techniques that maintain the collector current stable in spite of variation
in ICO, and VBE with temperature or unit to unit variation. However, in the
Compensation technique, the temperature sensitive devices such as diodes, transistors,
thermistors etc. are introduced that compensate the change of VBE or ICO in the circuits.
8.8.1 Diode Compensation for VBE:
Figure (8.10) illustrates the self biasing circuit
having the diode D connected in the emitter circuit as the compensating element. This
diode D is biased in the forward direction by a voltage source VDD through a resistance rd.
Fig.8.10
Further it is assumed that the diode D and the transistor T1 are made up of the same
material and same type. The voltage drop across the diode Vd and the voltage across the
emitter base junction VBE will therefore have the same temperature coefficient.
Applying the KVL to the input circuit, we have:
VBB + RB I B + V BE + R E ( I C + I B ) Vd = 0
or
(VBB VBE + Vd ) = RE I C + ( RB + RE ) I B
But
I C = I B + (1 + ) I CO
or
IB =
I C (1 + ) I CO
------ (8.38)
------ (8.39)
I (1 + ) I CO
(V BB VBE + Vd ) = RE I C + ( RB + RE ) C
IC =
------ (8.40)
From the equation (8.40), it is clear that since the variation in VBE and Vd is the
same as both are made of the same material and type, the factor (VBE Vd ) will remain to
be constant. That is the change in VBE is compensated by the change in Vd by almost the
same amount. Hence IC will be insensitive to the variations in VBE. Although this
compensation is not perfect but it is sufficiently effective to take care the transistor drift
due to the variations in VBE. This compensation technique is generally used in Silicon
transistors as the change of VBE has dominating effect in the variation of IC.
Fig. 8.11
amplifier in which a diode D is connected between emitter and the base of the transistor.
If the diode and the transistor are made up of the same material and the type, the reverse
saturation current I0 of the diode will increase with temperature at the same rate as the
transistor collector saturation current ICO.
From the figure (8.11), we get
VCC V BE
R1
Since the diode is reverse biased by an amount VBE 0.2 volt for Germanium
devices, so
V
I 1 CC = Constant
R1
I1 =
I B = I1 I 0
------ (8.41)
I C = I B + (1 + ) I CO
------ (8.42)
I C = I1 I 0 + (1 + ) I CO
If >> 1 , then
I C I1 I 0 + I CO
From this equation it is clear that if the diode and the transistor T1 are made up of
same material and type, the variation of I0 and ICO will be nullified and the collector
current will remain to be essentially constant over the entire range of temperature.
Example 8.6: For the biasing arrangement shown in figure (8.11) and assuming that the
reverse saturation currents of the diode and transistor are equal, prove that
S =1
S' =
S '' =
Solution:
and
R1
( I C I CO ) I C 1 I CO 1
=
1
We have
V V BE VCC
I 1 = CC
= constant
R1
R1
I C = I B + (1 + ) I CO
I B = I1 I 0
I C = I 1 I 0 + (1 + ) I CO
= I 1 I 0 + I CO + I CO
Since I CO = I 0 so we have
I C = I 1 + I CO
------ (8.43)
or
S=
I C
=1
I CO
Proved part I
R1
(VCC VBE ) + I CO
=
V BE
R1
or
S' =
I C
=
VBE
R1
CO
= I1
Proved part II
= 2 I1
or
I C 2 I CO
and
I C 1 I CO 1 = 1 I 1
or
or
or
I C 2 I CO 2
1 = 2 1
I C 1 I CO 1
1
I C I CO
1
= 2
I C 1 I CO 1
1
( I C I CO )
I I CO 1
= C1
1
( I C I CO )
I I CO 1
S '' =
= C1
Fig. 8.12
coefficient of resistance i.e. its resistance decreases with the increase of temperature.
Thermistor RT connected between emitter and the positive supply compensate the
variation of IC with ICO, VBE or caused due to the variation in temperature. As the
temperature increases the resistance of RT decreases, the current flowing through RT in to
RE increases. Since voltage across RE is in the direction to reverse bias the emitter base
junction of the transistor, the increase in temperature will reduce the net forward bias of
the emitter junction and as a result the collector current will remain fairly constant.
Fig. 8.13
increases, RT decreases also the drop across RT decreases. This results the decrease in
collector current. This reduced IC tends to compensate for the increased collector current
caused by the rise in temperature.
8.9.2 Sensistor Compensation:
For the operating point stability of the transistor,
sensistor which has the positive temperature coefficient of resistance may be used as the
compensating element instead of thermistor. The sensistor is placed either in parallel with
R1 or in parallel with RE or in place of RE in the self bias circuit. This may be explained
that the net voltage drop across R2 increases reducing thereby the collector current.
8.10 Thermal Runaway:
In transistor amplifier, one must control the biasing of the
transistor in such a way as to keep the average dissipation of the device below its
maximum value. The amplifier design leads the operating point to shift with temperature
in such a way as to burn out the transistor. The biasing problem is aggravated by an effect
known as Thermal Runaway, which may be explained as follows. The collector-base
junction of the transistor, where all of the dissipation occurs, is not in perfect contact with
the transistor case. That is, there is some thermal resistance between the junction and the
case, and between the case and ambient. Thus the power dissipated in the transistor will
heat the junction to a temperature considerably above the ambient. The internal increase
in temperature will cause a change in the transistor characteristics which in turn increases
the power dissipation and the internal temperature. This cyclic chain of events will cause
the rapid rise in transistor temperature and finally result the destruction of the transistor,
known as thermal runaway. The power dissipation can be controlled and hence the
thermal runaway be prevented, if the biasing arrangement is designed to keep the
operating point approximately fixed in the VCE IC plane.
8.10.1 Thermal Resistance: Let TJ is the temperature of the collector base junction and
TA is the ambient temperature of the transistor. Here TJ > TA due to heating within the
transistor. It has been observed that:
(TJ TA ) PD
(TJ TA ) = PD
------ (8.44)
or
TJ = TA + PD
2.
3.
4.
the thermal connection of the device to the metal chassis or a heat sink.
Typical values for various transistor designs vary from 0.2 0C/watt for high power
transistor fitted with a suitable heat sink to 100 0C/watt for a low power transistor which
has no cooling arrangement.
The maximum collector power PC permitted for a transistor for safe operation at
25 0C (room temperature) is specified by the manufacturer. For ambient temperatures
above this value, the maximum permissible value reduces. The PC reduces to zero at the
temperature at which the transistor may operate, that is this value is 100 0C for Ge
transistor and 225 0C for Si transistor as shown in figure (8.14).
Fig. 8.14
8.10.2 Condition to Prevent Thermal Runaway: The condition to avoid the thermal
runaway is that the rate at which heat is released at the collector junction must not exceed
the rate at which heat can be dissipated i.e.
PC PD
<
TJ TJ
------ (8.45)
1=
or
PD
TJ
PD 1
=
TJ
------ (8.46)
PC 1
<
TJ
------ (8.47)
To prevent the thermal runaway in the transistor this condition must be satisfied.
8.10.3 Thermal Stability: It is well known that the transistor is to be biased in the
active region for the transistor to work as an amplifier. The power generated at the
collector junction with no signal is given by:
PC = I CVCE I CVCE
------ (8.48)
If we assume that he quiescent collector current almost equals the emitter current,
then equation (8.48) can be written as:
PC = I C [VCC I C ( RE + RC )]
= I CVCC I C2 ( RE + RC )
------ (8.49)
The condition (equation 8.47) to prevent the thermal runaway is rewritten as:
PC I C
1
------ (8.50)
.
<
I C TJ
I C
are positive, hence equation (8.50) is always satisfied when
Here and
TJ
PC
is negative. Differentiating equation (8.49) with respect to IC we get,
I C
PC
= VCC 2 I C ( RE + RC )
I C
------ (8.51)
Hence to prevent the thermal runaway the right hand side of the equation (8.51)
should be negative. That is
IC >
VCC
2( RE + RC )
------ (8.52)
But
VCE = VCC I C ( R E + RC )
----- (8.53)
V
VCC
PC
and VCE > CC then
is positive; and
2( R E + RC )
I C
2
thus the thermal runaway is not prevented. To ensure that the thermal runaway does not
occur, the equation (8.50) should be satisfied.
If IC is not greater than
It is well known that IC depends on the variation of ICO, VBE and due to the
junction temperature TJ .
Hence
I C =
I C
I
I
I CO + C VBE + C
I CO
V BE
I C
I I
I V
I
= C . CO + C . BE + C .
TJ I CO TJ V BE TJ
TJ
I C
I
V
= S . CO + S ' . BE + S '' .
TJ
TJ
TJ
TJ
----- (8.54)
I CO V BE
,
and
are known and thus by selecting the
TJ
TJ
TJ
values of S, S and S equation (8.50) may be satisfied.
For a given transistor,
I CO
in equation
TJ
(8.54) also dominates and the problem of thermal runaway may be analyzed as follows.
From the equations (8.50) and (8.54) we have:
PC
I C
I 1
. S CO <
TJ
------ (8.55)
Here we neglected all the terms on right hand side of equation (8.54) except first.
It is well known that for both Ge and Si transistors the reverse saturation current
ICO increases by 7 percent/ 0C i.e.,
I CO
------ (8.56)
= 0.07 I CO
TJ
P
I
Putting the value of C from (8.51) and the value of CO from equation (8.56)
I C
TJ
in equation (8.55) we have:
------ (8.57)
This equation gives the necessary condition for avoiding thermal runaway and is
valid for any NPN transistor. It can also be valid for any PNP transistor if IC and ICO are
used to represent the magnitudes of the current.
Equation (8.57) shows that amplifiers operated at low currents and used for
stability factor S<10 are almost free from thermal runaway. On the other hand, power
amplifiers operating at high power levels use RE of low value, resulting high value of
stability factor S. Thus in power amplifiers, thermal runaway is the common problem and
care must be taken in the design of power amplifiers to prevent the thermal runaway.
Example 8.7: What will be the temperature of the junction if the transistor dissipates
2.5 watt of power? Given for a transistor = 12 0C/watt and working in an ambient
temperature of 25 0C.
Solution:
We have
TJ = TA + PD
= 25 + 12 x 2.5 = 55 0C
Example 8.8 : Find the maximum permissible value of thermal resistance required
for a transistor so that the circuit is thermally stable. Given that VCC = 24 volts, VCE = 15
volts RC = 5 K RE = 1.5 K, IC = 1.5 mA and stability factor S = 8. Assume ICO = 2.0
nA at 25 0C.
VCC 24
Solution:
=
= 12 volts
2
2
and
VCE = 15 volts
Since VCE > (VCC / 2), the circuit is not stable. The condition to prevent thermal
runaway is
[VCC 2 I C ( RE + RC )][. S (0.07 I CO )] < 1
or
[24 2 x1.5mA(1.5 + 5) K]. 8(0.07 x2 x10 9 ) < 1
1
or
4.5 x1.12 x10 9 <
10
8
or
<
x10
5.04
or
< 1.98 x10 8 0C/Watt
Example
8.9:
Figure
(8.15)
shows
power
amplifier
using
PNP
Fig. 8.15
Ge transistor with = 120 and ICO = 6 mA . The quiescent collector current IC = 1A.
Find
(i)
the value of RB
(ii)
the largest value of that can result the thermal stable circuit . Assume
that the effect of ICO dominates.
IB =
I C I CO
1 120 x 6 x10 3
=
A = 2 . 8 mA
120
RB =
VCC VE 40 5
=
k
IB
2. 8
= 12.5k
(ii)
and
Since
given by:
VCC 40
=
= 20V
2
2
VCE > VCC/2 , so the circuit is not inherently stable. The stability factor is
R
12500
(1 + ) 1 + B
1
+
RE = 121x
5
S=
= 115.5
12500
RB
121 +
1 + +
5
RE
or
or
Problems:
1.
2.
What do you mean by the stabilization of operating point? Define the Stability
factor. Derive the expression for the stability factor for fixed base bias.
3.
Draw the self bias circuit. Find the expression for the stability factor for the self
bias circuit. Explain qualitatively why such a circuit is an improvement on the
fixed bias circuit.
4.
List the three sources of instability of collector current. Define the three stability
factor.
5.
Show that the stability factor for the collector to base bias is S =
(1 + )
,
RC
1 +
RB + RC
Find the expression for the stability factor S for self bias circuit.
7.
Find the expression for the stability factor S for self bias circuit.
8.
9.
R
(1 + ) 1 + B
R E , the
Show that the stability factor for the self bias is , S =
RB
1 + +
RE
10.
Prove that the stability factor S for self bias circuit is S ' =
.S
. The
(1 + )( RB + RE )
Prove that the stability factor S for self bias circuit is S '' =
IC
S
. The
(1 + )
I S 2
Prove that the stability factor S for self bias circuit is S '' = C 1
1 (1 + 2 )
[(1 + )( R B + RE )]
Where S2 is the value of S for = 2 given by S 2 =
. The other
[(1 + ) R E + RB ]
symbols have their usual meaning.
13.
Prove that the stability factor S for collector to base bias circuit is
.S
S' =
. The symbols have their usual meaning.
(1 + )( RB + RC )
14.
Prove that the stability factor S for the collector to base bias circuit is
I
S
. Where S is the stability factor for this circuit and other
S '' = C .
(1 + )
symbols have their meaning.
15.
Draw and explain the circuit for diode compensation for the changes in VBE.
16.
Draw and explain the circuit for diode compensation for the changes in ICO.
17.
Draw and explain the circuit employing thermistor compensation and sesistor
compensation.
18.
19.
Define thermal resistance. What is the condition for thermal stability? Explain.
V
Show that the thermal runaway cannot take place if V CE < CC .
2
20.
21.
Determine the operating point for a silicon transistor with = 50 used in the self
biasing circuit. The circuit components are VCC = 20 V, RC = 2 K, RE = 100 ,
R1 = 100 K and R2 = 5 K. Find also the stability factor for this circuit.
22.
Determine the operating point for a Germanium transistor with = 50 used in the
self biasing circuit. The circuit components are VCC = 20 V, RC = 2 K, RE = 100
, R1 = 100 K and R2 = 5 K. Find also the stability factor for this circuit.
23.
24.
An NPN transistor with = 100 is used in CE circuit with VCC =15 V, RC = 4.7
K. Bias is obtained by connecting a 220 K resistance from collector to base
(collector to base bias). Find Q point and the stability factor S.
(Ans. IB = 21A, IC = 2.1 mA, VCE = 5.13V & S = 32.7)
25.
26.
27.
(i)
(ii)
28.
For the self bias CE transistor (Si) amplifier has the following values RE = 4.5
K, R1 = 90 K, R2 =10 K. The collector supply voltage and collector
resistance RC are adjusted so as to give the collector current of 1.5 mA at 25 0C.
Determine the variation of collector current in the temperature range +25 0C to +
175 0C, when the Si transistor of table 8.1 is used.
(Ans. 0.21mA)
_______
9
Field Effect Transistors
The field effect transistor (FET) is a three terminal semiconductor device in which
the current is controlled by an electric field and used for variety of applications in
electronics. Unlike the usual transistor, its operation depends upon the flow of majority
carriers and the minority charge carriers play no significant role in the operation of the
device. It is, therefore, known as a unipolar device. In usual transistors the current flow
due to both types of charge carriers (electrons and holes) hence known as bipolar junction
transistors (BJT). In the present chapter classification, operation and characteristics of the
field effect transistors will be discussed. In addition the biasing and applications of the
field effect transistors will also be illustrated.
9.1 Field Effect Transistors: The field effect transistors may broadly be classified in to
the following two categories:
(1)
(2)
(ii)
FETS
BJTS
1. Its operation depends upon the
flow Its operation depends upon the flow of both
of majority charge carriers only. It is the two types of charge carriers i.e.
therefore a Unipolar device.
electrons and holes hence it is named as
Bipolar device.
2. It exhibits very high input resistance, It exhibits low input resistance. It ranges
typically many megohms.
from 102 to 106 ohms.
3. It is voltage controlled device i.e. the
output (drain) current is controlled by
the input (gate) voltage.
4. Less noisy.
5. Thermal stability is good.
6. Immune to radiations.
7. It is simpler to fabricate and occupies
less space in the integrated form.
8. It exhibits no offset voltage at zero
drain current, and hence makes an
excellent signal chopper.
9. It has small band width product.
(This is the only drawback).
9.2 Junction Field Effect Transistor: Figure 9.1(a) shows the structure of N
channel junction field effect transistor. It consists of an N type substrate (bar or
channel) in which two P+ regions (heavily doped P regions) are diffused. One end of
the N type substrate is called source and other end is called drain. The two heavily
doped P regions are connected to a third terminal called gate. The detailed sketch of the
N channel JFET is shown in figure 9.1(b).
Fig. 9.1(c)
In the normal operation of JFET, the gate is kept at a negative potential with
respect to the source. The two P N junctions are in reverse bias. The drain is operated at
a positive potential with respect to the source. There exist space charge region (depletion
region) on either side of junction leaving uncovered positive ions on the N side and
uncovered negative ions on the P side. The electric field extends from the positive ions
on one side to the negative ions on the other side. As the magnitude of the reverse bias
across the junction increases, the thickness of the uncovered region also increases. The
conductivity of the uncovered region is zero since there are no current carriers. Since the
two P regions are heavily doped compared to the N region (bar), the bulk of the depletion
region may assume to be in the N channel. It is well known that the width of the depletion
region increases with increasing reverse bias. So when we move from the source end to
the drain end the reverse bias across the P N junction increases. The width of the
depletion region will also increase from the source end to the drain end. The width of
depletion region in the N channel is, therefore, like wedge shaped as shown by dark
shadow in figure 9.1(b)and (c). Thus for a fixed drain to source voltage, it becomes
possible to control the drain current by varying the reverse bias voltage across the gate
junction. The field effect transistor is named so because the current control is the effect of
the extension of the field associated with depletion region as caused by the increasing
reverse bias.
9.2.1 Static characteristics of JFET: The symbols used for N channel JFET and P
channel
JFET
are
shown
in
Figure
(9.2).
The
direction
of
Drain
Drain
Gate
Gate
Source
Source
N - Channel JFET
P- Channel JFET
Figure 9.2
arrow at the gate of the JFET indicates the direction in which the gate current would flow
if the gate junction were forward biased. Figure 9.3 shows the circuit diagram, to plot the
Figure 9.3
characteristic curves of JFET in common source mode. Figure (9.4) shows the
characteristic curves of the FET, where the drain current ID is plotted against VDS (drain
Figure 9.4
to source voltage) with VGS (gate to source voltage) as the parameter. To understand the
nature of these characteristic curves, let us set VGS equal to zero. As we increase VDS the
drain current ID increases until VDS equals VP. At the voltage VP the two depletion regions
meet at a point in the channel and we say channel is pinched off. Thus, if we increase the
VDS beyond VP, the drain current ID saturates and becomes a constant value denoted by
IDSS. In fact when VDS is increased beyond VP, the potential at two points A and B (ref.
9.1c) is responsible for the drain current to flow. The electric field so generated helps in
sweeping the carriers from the source end to drain end. The increase of VDS (beyond VP)
corresponds the proportional increase in the distance AB. This in turn gives the constant
V
electric field DS . The constant electric field does not allow the drain current to increase
AB
further. The saturated drain current (IDSS) is thus obtained.
If now the magnitude of the gate potential is increased in the direction to provide
the additional reverse bias, pinch off will take place at a lower voltage. Further increase
in VDS does not result in any increase in ID and the current saturates at a lower value than
IDSS. Curves corresponding to different negative values of VGS are shown in figure (9.4).
If VDS is increased beyond a certain limit, the JFET enters in the break down region where
the drain current increases drastically. This happens because the reverse biased P N
junctions undergo avalanche breakdown when small changes in VDS produce very large
change in drain current.
It is worthwhile to mention that the characteristic curves beyond the pinch off
voltage are parallel to each other (having the saturated values) and the saturated drain
currents for this region are denoted by IDS. In amplifier applications the FET is always
used in this region. The value of IDS with gate shorted to the source (VGS = 0) is denoted
by IDSS.
The transfer characteristic of the JFET (ID versus VGS with VDS kept constant at a
value greater than VP), is shown in figure (9.5). Note that for VGS = 0, IDS = IDSS
Fig. 9.5
and for VGS = - Vp, IDS = 0. The dependence of IDS on VGS can be approximated by the
parabola given by:
I DS
V
= I DSS 1 GS
VP
------ (9.1)
9.3.1 Enhance type MOSFET: Figure (9.6) shows the P channel enhancement type
MOSFET which consists of a lightly doped N type substrate into which two heavily
doped P+ regions are diffused. These two P+ regions act as the source and the drain. The
source and drain are 10 to 20 m apart. Then a thin layer of insulating silicon dioxide
(SiO2) is grown over the entire surface of the structure. Holes are cut in the SiO2 layer
above the P+ regions (source and drain). The metal film is evaporated between the source
and the drain and also through the cut in the SiO2 layer. The metallic layer between the
source and the drain forms the gate. The contacts to the source and the drain are also
taken through the metallic layers in the cuts over the two P+ regions.
Fig. 9.6
The metal area of the gate, in addition with the insulating dielectric oxide layer
and the semiconductor channel, form a parallel plate capacitor. The insulating layer of
silicon dioxide is the reason why this device is called the insulated gate field effect
transistor.
When a negative voltage is applied at the gate, it induces positive charges in
insulating layer and correspondingly positive charges in semiconductor. The positive
charge region in semiconductor increases as the negative voltage at the gate increases.
When the drain is kept at the negative potential with respect to source, the positive
charges in the semiconductor help in conducting between source and the drain. In this
way the drain current is enhanced by the negative gate voltage. Figure 9.7 (a) and 9.7(b)
Fig. 9.7(a)
Fig. 9.7(b)
It may be noted from figure 9.7(a), that the drain current for VGS greater than zero
is very small and as VGS is made more negative the current increases slowly at first and
then increases drastically. The manufacturer often indicates the gate source threshold
voltage VGST or VT at which the drain current I D attains some defined small value say
about 10 A. The current ID,ON , the maximum permissible current on the drain
characteristics, is also specified by the manufacturer.
9.3.2 Depletion type MOSFET: The basic structure of N channel depletion type
MOSFET is shown in figure 9.8(a). It consists of a lightly doped P type substrate into
which two heavily doped N+ regions are diffused. These two N+ regions act as the source
and the drain. In depletion type MOSFET a lightly doped N channel is diffused between
the source and the drain. Then a thin layer of insulating silicon dioxide (SiO2) is grown
over the entire surface of the structure. Holes are cut in the SiO2 layer above the N+
regions (source and drain). The metal film is evaporated between the source and the drain
and also through the cut in the SiO2 layer. The metallic layer between the source and the
drain forms the gate.
Fig. 9.8(a)
Fig 9.8(b)
When negative voltage is applied at the gate, positive charges are induced in the N
channel through the insulating layer of SiO2, as shown in figure 9.8(b). Since the
conduction of current through the channel is by means of majority carriers (electrons in N
channel), the conductivity of the channel reduces as the gate voltage is made more
negative. It is so because the channel is depleted of majority carriers due to induction of
positive charge in it by application of negative gate voltage. The drain current ID is
decreased as the gate voltage VGS is made more negative. This phenomenon is analogous
to that of pinch off occurring in the JFET at the drain end of the channel. Figures 9.9(a)
and 9.9(b) show the drain and transfer characteristics of the depletion type MOSFET. The
drain characteristics of a depletion type MOSFET are similar to that of a JFET.
Fig. 9.9(a)
Fig. 9.9(b)
A depletion MOSFET may also be used in enhancement mode, by applying
positive voltage at the gate. In this case the negative charges are induced in the channel
and its conductivity increases. The drain current ID thus increases or enhances as more
positive potential is applied. Figures 9.9(a) and 9.9(b) also show the drain and transfer
characteristics of the MOSFET operated in both depletion and enhancement mode.
9.3.3 Circuit Symbols: The graphical symbols for an N channel and P channel
depletion type MOSFETs are shown in figure 9.10(a) and 9.10(b) respectively. Two
N - channel
P - channel
D
D
G
S
D
G
Substrate
D
Substrate
Figure 9.10(a)
Figure 9.10(b)
symbols are provided for each type of channel. Similarly the symbols for N channel
and P channel enhancement type MOSFETs are shown in figure 9.11(a) and 9.11(b)
respectively.
N - channel
P - channel
D
D
G
S
D
G
Substrate
Figure 9.11(a)
D
Substrate
S
Figure 9.11(b)
9.4 Parameters of FET: The linear small signal model for the field effect transistor
can be obtained in the same fashion as for bipolar junction transistor. As is well known
that the drain current iD may be expressed as a function of gate voltage vGS and vDS as
given below:
i D = f (vGS , v DS )
------ (9.2)
The three parameters namely the drain resistance rd, transconductance gm and
amplification factor may be defined as follows:
9.4.1 Drain Resistance rd : The parameter rd known as dynamic drain resistance or the
output resistance is defined as the ratio of the change in the drain to source voltage to the
change in drain current at a constant gate to source voltage vGS.
v DS
iD
rd =
v GS
v DS
iD
------ (9.3)
v GS
The reciprocal of the drain resistance is known as the drain conductance gd.
9.4.2 Transconductance gm:
The mutual conductance or transconductance gm is
defined as the ratio of the change in the drain current to the change in gate to source
voltage at a constant drain to source voltage.
iD
v GS
gm =
v DS
iD
v GS
------ (9.4)
v DS
v DS
v GS
iD
v DS
v GS
------ (9.5)
iD
The negative sign in this expression represents that when the drain to source
voltage is increased; the drain current increases now to keep the drain current constant the
gate to voltage has to be decreased. In other words to the keep the drain current constant
the drain to source voltage and the gate to source voltage should of opposite sign.
The amplification factor can also be written in the following form
v DS i D
.
= rd . g m
i D v GS
------ (9.6)
9.4.4 Relation between Transconductance gm and Drain Current IDS of the FET:
We have the drain current given by equation (9.1) which is reproduced here:
I DS
V
= I DSS 1 GS
VP
------- (9.7)
gm =
V
I DS
= 2.I DSS 1 GS
VGS
VP
1
x
VP
2.I DSS
VP
VGS
1
VP
V
= g m 0 1 GS
VP
------ (9.8)
g m0 =
2 I DSS
VP
gm =
2
VP
I DSS .I DS
------ (9.9)
From the equation (9.9) it is clear that the transconductance gm varies as the
square root of the drain current.
9.5 Small Signal Model of Field Effect Transistor: The drain current iD may
be expressed as a function of gate voltage vGS and vDS as given below:
i D = f (vGS , v DS )
The incremental change in the drain current iD may be given by the Taylor series
expansion as:
i D =
.i D
.i
.vGS + D .v DS
vGS
v DS
iD = g m .v gS +
.v GS = v gs
1
.vdS
rd
------ (9.10)
and
.v DS = v ds
------ (9.11)
A circuit satisfying the equation (9.11) may be drawn as shown in the figure
(9.12).
Fig. 9.12
This circuit is known as the small signal model of the field effect transistor. This
small signal model has a Nortons output (current source) whose current is proportional
to the gate to source voltage. The proportionality factor is the transconductance gm. The
input resistance between gate and source is infinite since reverse biased gate current is
assumed to be zero. Similarly the resistance between the gate and the drain is infinite.
The output resistance is drain resistance rd , whose value is infinitely large when FET is
operated in the linear region where the characteristic curves are parallel and equidistance
from each other. In that case the output will behave like a constant current source whose
value will depend upon the input voltage vgs. Hence the FET is known as the voltage
operated device or Voltage Controlled Current Source (VCCS).
The small signal model discussed above is suitable for low frequency signal only.
The capacitances between the terminals of the field effect transistors may gets added at
high frequencies as these will produce finite reactance at the frequency. So the small
signal model at the high frequencies will be as given in figure (9.13).
Fig. 9.13
In this circuit the capacitance Cgs is the barrier capacitance between the gate and
the source, Cgd is the barrier capacitance between the gate and the drain and the
capacitance Cds is similarly the drain to source capacitance of the channel. These
capacitances produce the feedback from the output to the input and the voltage gain drops
rapidly as the frequency increases.
Example 9.1 Show that for small values of VGS compared with VP, the drain current is
approximately given by:
I D I DSS + g m 0VGS
Solution: We have
V
g m = g m 0 1 GS
VP
I D = g m .VGS +
1
.VDS
rd
V
I D = g m 0 1 GS
VP
or
1
+ .VDS
rd
I D = g m 0VGS g m 0
VGS
1
VGS + .VDS
VP
rd
I D g m 0VGS +
If VGS = 0 then I D = I DSS =
1
.VDS
rd
VDS
, so
rd
I D I DSS + g m 0VGS
Proved.
Example 9.2 If the two FETs (which are not identical) are connected in parallel then
prove that the effective transconductance and drain resistance of this combination are:
g m = g m1 + g m 2
and
1
1
1
=
+
respectively.
rd rd 1 rd 2
The amplification factor of the combination is given by:
1 rd 2 + 2 rd 1
rd 1 + rd 2
Solution:
Let two FETs, whose drain resistances are rd1 and rd2 and their
transconductance are gm1 and gm2, are connected in parallel as shown in figure 9.14.
The combination of these FETs behaves like a single FET.
Fig. 9.14
Let Id1 and Id2 are the two drain currents of the individual FET given by:
1
V DS
rd 1
1
+
V DS
rd 2
I d 1 = g m1 .V GS +
I d 2 = g m 2 .VGS
and
I d = I d1 + I d 2
or
I d = ( g m 1 + g m 2 )V GS + (
1
1
+
)V DS
rd 1 rd 2
g m = g m1 + g m 2
1
1
1
=
+
rd
rd 1 rd 2
This implies
and
= rd . g m = (
or
=
=
rd 1 .rd 2
).( g m 1 + g m 2 )
rd 1 + rd 2
1 .rd 2 + 2 .rd 1
rd 1 + rd 2
Proved.
analogous to the common emitter amplifier of the bipolar transistor. The common drain
(CD) amplifier is analogous to the common collector amplifier. The common drain
amplifier is also called source follower as the common collector amplifier is known as
emitter follower. We shall analyze these amplifiers in detail.
9.6.1 Common Source Amplifier:
The basic circuit diagram of common source
amplifier is shown in figure 9.15, in which the source is common between input and
output circuit. The input signal Vi to be amplified is applied to the gate terminal of the
FET. The output is taken at the drain and across the load resistance RL. We shall analyze
the circuit by calculating the voltage gain and output resistance of the amplifier.
Fig. 9.15
The small signal model for the purpose the above mentioned quantities of this
circuit may be drawn as given in figure 9.16.
Fig. 9.16
The Thevenins equivalent model of this circuit may also be drawn as shown in
figure 9.17.
Fig. 9.17
VO
of the amplifier can be calculated from the
Vi
Av =
VO
=
xRL
Vi rd + RL
------ (9.12)
r
gm
= d xRL =
xRL
RL
RL
1 +
1 +
rd
rd
If rd >> RL, then the voltage gain of the amplifier is given as:
Av = g m .RL
0
------ (9.13)
The negative sign in this expression indicates that there is a phase reversal of 180
between input and output signal.
From the equivalent circuit the output resistance is:
R O = rd
------ (9.14)
9.6.2 Common Drain Amplifier: The basic circuit of a common drain amplifier using
field effect transistor is shown in figure (9.18).
Fig. 9.18
In this circuit the drain is connected to the d.c. supply and for the a.c. signal
analysis the d.c. supply is shorted to ground. Hence the signal applied between the gate
and the ground is basically between gate and the drain. The output is being taken between
the source and the ground (means drain). Now we shall find the voltage gain and output
resistance of this circuit. The equivalent circuit is therefore, drawn as shown in figure
(9.19).
Fig. 9.19
Applying the KVL to the output circuit, we get:
VGS = Vi id .RL
or
id .( RL + rd ) g m .rd (Vi id RL ) = 0
or
id =
g m .rd .Vi
.Vi
=
[ RL (1 + ) + rd ] [rd + (1 + ) RL ]
------ (9.16)
------ (9.17)
VO = id .RL =
.Vi .R L
[rd + (1 + ) R L ]
------ (9.18)
VO
.R L
=
Vi [rd + (1 + ) RL ]
AV
------ (9.19)
.
(1 + )
Generally >> 1 for the field effect transistors, so the gain of the amplifier will
become almost equal to unity ( AV 1 ).
The voltage of unity means that the output (Source) follows the input (gate)
signal. Hence the Common Drain configuration may be called as the Source Follower
circuit, similar to the emitter follower of bipolar transistor amplifiers.
The equation (9.18) may be rewritten of the following form:
.Vi
.RL
(1 + )
VO =
[
rd
+R L ]
(1 + )
------ (9.20)
Thevenin equivalent circuit, for the amplifier whose output voltage VO is given by
equation (9.20), is shown in figure (9.20).
Fig. 9.20
The output resistance R0 of the source follower circuit is obtained from the figure
(9.19) as:
R0 =
Provided >> 1 .
rd
r
1
d
1 + gm
------ (9.21)
9.6.3 Common Gate Amplifier: The circuit in figure (9.21) is the common gate
amplifier using field effect transistor. In his circuit the gate is common between input and
output terminals. The input signal is applied at source terminal with respect to gate and
output is taken across the drain and the gate.
Fig. 9.21
The voltage gain and output resistance of this circuit may be obtained by drawing
its equivalent circuit as shown in figure (9.22).
Fig. 9.22
Ri .I + VGS + (rd + RL ) I Vi = 0
or
I ( Ri + rd + R L ) = Vi VGS
or
I=
Vi .VGS
V (Vi + Ri I )
= i
( Ri + R L + rd )
( Ri + R L + rd )
or
.Ri
(1 + )Vi
I 1 +
=
Ri + rd + R L ( Ri + rd + R L )
or
I=
(1 + )Vi
[(1 + ) Ri + rd + RL ]
------ (9.22)
(1 + )Vi .RL
[(1 + ) Ri + rd + RL ]
------ (9.23)
VO
(1 + ).R L
=
Vi [(1 + ) Ri + rd + R L ]
------ (9.24)
The output resistance of the common gate amplifier can be obtained by drawing
the Thevenins equivalent circuit for the equation (9.23) as shown in figure (9.23).
Fig. 9.23
The output resistance from this figure is therefore given by:
RO = (1 + ) Ri + rd
------- (9.25)
Example 9.3: The figure (9.24) shows the circuit diagram for common source amplifier
with unbypassed source resistance. Prove that
VO
=
xRL , and
Vi rd + RL + (1 + ) RS
(i)
(ii)
Fig. 9.24
Solution: To find the voltage gain and the output resistance of the circuit we draw small
signal model of the given circuit as shown in figure (9.25).
Fig. 9.25
Applying the KVL to the output circuit, we get:
------ (9.26)
and
VgS = Vi id .RS
------ (9.27)
or
id .( RL + RS + rd ) g m .rd (Vi id RS ) = 0
or
id =
.Vi
g m .rd .Vi
=
[ RS (1 + ) + rd + RL ] [rd + ( + 1) RS + RL ]
VO = i d .R L =
.Vi .R L
[rd + (1 + ) R S + R L ]
------ (9.28)
Av =
VO
=
xRL
Vi rd + RL + (1 + ) RS
------ (9.29)
Fig. 9.26
The output resistance RO is therefore given by:
RO = rd + (1 + ) RS
Example 9.4: In Common Source amplifier, a FET has rd =200 K and = 18. The
load resistance RL = 120 K. Compute the voltage gain and output resistance of this
amplifier.
Solution:
We know that the voltage gain of the Common Source amplifier is given by:
Av =
xRL
rd + RL
18 x10 K
18
= = 6.7
(200 + 120) K
21
RO =rd = 200 K
Example 9.5: A Common Source FET amplifier uses load resistance RL = 100 k and
an unbypassed resistance RS = 10K connected between the source and the ground. The
drain resistance of the FET is 300 K and =15. Compute the voltage gain and the
output resistance of the amplifier.
Solution: The voltage gain of the common source amplifier with a source resistance Rs
connected between source and the ground is given by:
Av =
=
xRL
rd + RL + (1 + ) RS
15 x100 K
150
=
= 2.67
(300 + 100 + 16 x10) K
56
Fig. 9.27
FETs. In this circuit a resistance Rg is connected between the gate and the ground to bias
the gate source junction in the reverse bias. The gate is supposed to be at ground potential
as the voltage drop across Rg is negligibly small due to the very small gate current. To
keep the gate at the negative potential with respect to the source, a resistance Rs is
connected between the source and the ground. The voltage drop across Rs will be equal
to Id.Rs i.e. the source is at the positive potential (Id.Rs ) with respect to ground. The gate
is, therefore, at the negative potential with respect to the source since the gate is at the
ground potential and source is at the positive potential. However the resistance Rs will
produce a degenerative feedback for the a.c. signal to be applied to the input terminals.
To avoid this problem a capacitance CE is connected in parallel with the resistance Rs.
The capacitance CE bye passes the signal available at the source. Source is therefore
called at the signal ground.
9.7.2 Voltage Divider Biasing: The voltage divider biasing arrangement can also be
applied to the FET amplifiers as shown in figure (9.28).
Fig. 9.28
In this case the gate to source voltage VGS is given by:
VGS = VGG I d .RS
where VGG is the voltage between gate and the ground given by:
VGG =
V DD xR2
R1 + R2
Fig. 9.29
In this circuit the capacitance Cgs is the barrier capacitance between the gate and
the source, Cgd is the barrier capacitance between the gate and the drain and the
capacitance Cds is similarly the drain to source capacitance of the channel. The magnitude
of these capacitances being very low produces finite reactance at high frequencies. We
shall calculate voltage gain, input and output admittances and input capacitance, by
drawing the equivalent circuit of the CS amplifier. Such an equivalent circuit is shown in
figure (9.30).
Fig. 9.30
Voltage Gain: The output voltage of the circuit shown in figure (9.30) can easily be
obtained by applying Nortons theorem. The output voltage Vo at the drain source
terminals is given by: VO = I .Z , where I is the short circuit current at the output
terminals and the impedance Z is impedance at the output terminals when all the sources
are replaced by their equivalent internal impedances (i.e. the voltage sources are shorted
and current sources are open circuited).
So to find the impedance Z , we short circuit the independent source Vi (i.e. Vi = 0)
and open circuit the dependent current source gm.Vi (i.e. the current source gm.Vi is
removed). So the impedance Z will be the parallel combination of impedances
corresponding to ZL, Cds, rd and Cgd. Hence
1
1
1
1
1
=
+ +
+
Z Z L rd (1 / j.C ds ) ( j.C gd )
or
Where
Y=
1
= YL + g d + Yds + Ygd
Z
------ (9.30)
------ (9.31)
VO Z .I
I
=
=
Vi
Vi
Vi ..Y
( g m + Yds )Vi
=
(YL + g d + YdS + Ygd )Vi
AV =
AV =
g m + Yds
YL + g d + YdS + Ygd
------- (9.32)
Input Admittance : To obtain the input admittance of the figure (9.30), we can apply
the Millers theorem as a capacitance Cgd is connected between the gate and the drain.
This capacitance can be replaced by impedance Z 1 =
1
connected
jC gd .(1 AV )
AV
jC gd .( AV 1)
connected between the drain and the source. Hence the input admittance is given by :
Yi = Y gS +
or
1
= Y gS + j .C gd .(1 AV )
Z1
Y i = Y gS + Y
gd
.( 1 AV )
------ (9.33)
Av =
where Z L' =
xZ L = gm.Z L'
rd + Z L
rd .Z L
rd + Z L
Yi
Ci = C gS + (1 + g m .Z L' )C gd
j.
------(9.34)
From this equation it is clear that there is an increase in the input capacitance Ci
due to the inter electrode capacitance between the gate and the drain. This increase in the
input capacitance of the amplifier is called as the Miller effect.
Output Admittance : The output admittance is obtained by looking back from output
terminals into drain with Vi is kept zero. If the input source is shorted, then rd, CdS and
Cgd will seem to be in parallel. Thus the output admittance will be given by:
Y O = Y dS + Y gd
------ (9.35)
Fig. 9.31
Now we shall calculate voltage gain, input and output admittances and input
capacitance, by drawing the equivalent circuit of the CS amplifier. Such an equivalent
circuit is shown in figure (9.32).
Fig. 9.32
Voltage Gain: In this circuit Csn is the capacitance between the source and the ground
terminal. The output voltage can be obtained as:
VO = Z .I
------ (9.36)
where I is the short circuit current across the terminals S and N; and Z is the
impedance at the output terminals (S and N) when all the source have been replaced by
their internal impedances (Nortons resistance).
The short circuit current is given by:
I = g m .V gS + Vi .(1 / jC gS ) = g m .V gS + Vi .YgS
But
V gS = Vi VO = Vi Z .I
or
I (1 + g m .Z ) = g m .Vi + Vi .YgS
or
I =
or
V O = I .Z =
( g m + Y gS ).V i
(1 + g m . Z )
( g m + Y gS ).V i
(Y + g m )
------ (9.37)
Y=
1
1
=
+ g d + YSn + YdS + YgS
Z RS
------ (9.38)
AV =
( g m + Y gS ) R S
VO
=
Vi
1 + ( g m + g d + Y Sn + YdS + Y gS ) R S
------(9.39)
Input Admittance : The input admittance can be obtained by applying the Millers
theorem to the capacitance CgS. Thus the input admittance is given by:
Yi = j..C gd + j.C gS (1 AV ) j..C gd
------ (9.40)
C i = C gd + (1 AV )C gS
------ (9.41)
Output Admittance: The output admittance without considering the load resistance RS
is given by:
------ (9.42)
Example 9.6: Using the high frequency model of the field effect transistor, show that for
common gate amplifier with Rs = 0 and CdS = 0.
( g m + g d ) RL
1 + R L ( g d + j.C gS )
(i)
Voltage gain AV =
(ii)
Input admittance Yi = g m + g d (1 AV ) + jC gS
Solution:
To find the voltage gain and input admittance of the common gate
amplifier we draw the circuit of CG amplifier with its high frequency model as shown in
figure (9.33).
Fig. 9.33
(i)
I d = g m .V gS +
Since
or
V dS
= g m .V gS + g d (V dS + V gS )
rd
I d = ( g m + g d ).V gS + g d .Vdg
------ (9.43)
Vdg = I d .
R + (1 j..C )
gd
L
or
Id =
------ (9.44)
RL
( g m + g d ).V gS + g d .Vdg =
or
or
AV =
VdS
( g m + g d ).RL
=
V gS 1 + ( g d + j.C gd ) RL
(ii)
Input admittance will be obtained by applying Millers theorem to the resistance
rd . In this case a resistance rd /(1-AV) will be in parallel with CgS.
1
1
+
[rd (1 AV )} 1 j..C gS
So
Yi = g m +
or
Yi = g m + g d (1 AV ) + jC gS
Problems:
1.
What are the advantages of the FET over the conventional transistors? What do
the terms Unipolar and Bipolar refer to?
2.
3.
Draw the drain characteristics of an N channel JFET. Explain the shape of these
curves qualitatively.
4.
Sketch the basic structure of N channel Junction Field Effect Transistor and
explain its working. Give its circuit symbol also.
5.
Give the cross section of a P channel enhancement MOSFET and explain its
working. Give the two circuit symbols of this MOSFET.
6.
Sketch the basic structure of N channel depletion type MOSFET and explain its
working. Give its two circuit symbols also.
7.
8.
9.
10.
Draw the circuit of common source amplifier and find the expression for the
voltage gain and output resistance of this amplifier.
11.
Draw the circuit of common drain amplifier and find the expression for the
voltage gain and output resistance of this amplifier.
12.
Draw the circuit of common gate amplifier and find the expression for the voltage
gain and output resistance of this amplifier.
13.
What is source follower circuit? Draw the circuit of source follower and show that
its voltage gain is almost unity. Find also the expression for the output resistance
of the source follower.
14.
If the two identical FETs are connected in parallel then prove that the effective
transconductance is doubled and drain resistance is halved. The amplification
factor remains unchanged.
15.
Draw the small signal model of a FET and show that the FET behaves as a
voltage controlled current source (VCCS).
16.
The figure given below shows the circuit diagram for common drain amplifier
with unbypassed drain resistance Rd. Prove that
(i) the expression for the voltage gain
Av =
.Vi
VO
=
xRL , and (ii)
Vi rd + RD + (1 + ) RL
resistance RO =
output
rd + R D
.
+1
17.
18.
19.
A source follower amplifier uses FET having rd = 200 K and = 20. The load
resistance connected between the source and the ground is 120 K. Calculate the
voltage gain and output resistance of the amplifier.
(Ans.: 0.88, 9.5 K)
__________
10
Multistage Amplifiers
In many applications of electronic circuits, the gain of the single stage transistor
amplifier is not sufficient to the desired level, so more stages of amplification are
generally used. In such cases the output of one stage is connected to the second stage of
the amplifier through some coupling network. In this chapter different types of coupling
in addition to the classification of amplifiers will be discussed. High frequency
amplifiers, power amplifiers as well as distortion in amplifiers will also be discussed.
(i) According to frequency range : The amplifiers are further classified according to
frequency range as follows:
(a)
(b)
(c)
(d)
(e)
(ii) According to the method of operation: The method of operation means the
position of the operating point. The amplifiers are thus classified according to the method
of operation as follows:
(a)
(b)
(c)
(d)
(b)
(c)
Direct coupling: For applications where the signal frequency is very low
(may be below 10 Hz), the coupling networks discussed above are not
used. In such cases output of the one stage is directly coupled to the input
of the succeeding stages. The amplifiers using direct coupling are known
as direct coupled amplifiers.
Fig. 10.1
In this circuit the resistances R1, R2, RC1, RC2 and RE are used to provide the self
biasing and bias stabilization to the two transistors Q1 and Q2. The coupling capacitor CC
blocks the quiescent d.c. current and prevents it from appearing at the input of the second
stage. However, CC is so chosen that it offers negligible reactance for signal frequencies.
Thus it couples the signal effectively to the second stage.
As is well known, the emitter resistance RE is used to provide good stabilization to
the transistor circuits; and larger the value of this resistance better will be biasing
stability. But the larger value of RE introduces larger amount of negative feedback in the
circuit which on the contrary reduces the gain of the amplifier. To overcome this
difficulty a bye pass capacitor CE is connected in parallel with the emitter resistance RE.
The choice of a larger value for CE makes the emitter at the signal ground.
10.2.1 Frequency Response: The curve representing the variation of gain of the
amplifier with frequency is known as frequency response curve. It is shown for RC
coupled
amplifier
in
figure
(10.2).
The
frequency
response
of
the RC coupled amplifier will be studied over a band of frequencies. The entire frequency
range is divided into three regions namely low frequency region, mid frequency region
and high frequency region. The coupling and the emitter bye pass capacitances are
assumed to be large in the mid and high frequency region so that at the signal frequency
these can be considered as short circuited. But at lower frequencies, their reactances will
not be negligible. Thus the gain of an RC coupled amplifier will fall off at lower
frequencies. Generally the frequency response of this amplifier will be governed by the
two time constants.
(i)
(ii)
The second time constant is due to the emitter bye pass capacitor CE. The
parallel combination of RE and CE offers the finite impedance in the
emitter circuit at lower frequencies. As a result of which the gain of the
amplifier decreases at lower frequencies.
Now the effect of these two time constants on the frequency response of this
amplifier will be discussed.
10.2.2 Effect of coupling capacitor: To study the effect of time constant due to the
coupling capacitor CC together with input impedance of second stage of the amplifier, the
effect of second time constant due to RE and CE is assumed to be negligible .As a result
the emitter is assumed to be shorted to ground. Also the parallel combination of
resistances R1 and R2 is assumed to be much larger than Ri. So the biasing resistances are
not taking into account in the equivalent circuit. The a.c. equivalent circuit and the
approximate h parameter model of the amplifier are shown in figures (10.3) and (10.4)
respectively. In the approximate h parameter model, only the parameters hie and hfe are
considered and hoe and hre are neglected.
Fig. 10.3
Fig. 10.4
Considering the figure (10.4), the effective load impedance ZL at the collector of
the first stage of the amplifier is the parallel combination of RL and ( hie +
1
)
j .C C
ZL =
1
R L + hie +
j .C C
1
).
j.C C
R L ( hie +
------ (10.1)
I 1 ( h ie +
or
I1 =
1
) = h fe I b . Z L
j .C C
h fe I b Z L
1
( h ie +
)
j .C C
------(10.2)
V
or
= I 1 . h ie
fe .
( h ie
h ie . I b . Z L
1
+
)
j C C
------ (10.3)
VS = ( RS + hie ).I b
------ (10.4)
Using the equations (10.3) & (10.4), the voltage gain AVL1 is given as :
AVL1 =
Vo
=
VS
hfe .hie .I b .Z L
1
(hie +
).I b .(RS + hie )
jCC
or
h fe .hie .Z L
1
(hie +
).( RS + hie )
jCC
AVL1
or
1
)
j.CC
1
1
).( RS + hie )( RL + hie +
)
jCC
jCC
h fe .hie .RL
=
------ (10.5)
1
( RS + hie )( RL + hie +
)
jCC
h fe .hie .RL
=
------(10.6)
1
( RS + hie )( RL + hie )(1 +
)
j.( RL + hie )CC
(hie +
This is the low frequency gain when only the effect of coupling capacitor is
considered. The mid frequency gain of the amplifier is obtained by neglecting the effect
of CC . So by putting the factor (
1
) equal to zero in equation (10.5), the mid
j.CC
AVm =
h fe .h ie . R L
( R S + hie )( R L + hie )
------ (10.7)
AVm
1
(1 +
)
j.( RL + hie )CC
AVm
AVL1 =
2
1
1+
.( RL + hie )CC
AVL1 =
or
At
1
( RL + hie ).CC
------ (10.8)
1
2
(or
AVL1 =
AVm
2
1
( RL + hie ).CC
1
f L1 =
2 ( RL + hie ).CC
L1 =
or
AVL1 =
AVm
f
1 + L1
f
Fig. 10.5
Fig. 10.6
With reference to the figure (10.6) the output voltage Vo is given by:
Vo = h fe .ib .RL'
------(10.9)
'
L
or
ib =
------ (10.10)
VS
RS + hie + (1 + h fe ) Z E
------ (10.11)
1
)
j.C E
RE
ZE =
=
1
1 + j..R E .C E
( RE +
)
j.C E
( R E )(
----- (10.12)
VS .h fe .RL'
Vo =
RS + hie + (1 + h fe ) Z E
AVL.2
.h fe .RL'
Vo
=
=
VS RS + hie + (1 + h fe ) Z E
------(10.13)
Note that when is large (in the mid frequency region), the voltage gain known
as mid band gain is given by:
AVM =
h fe .RL'
RS + hie
------- (10.14)
Since ZE will behave as short circuit at the mid and high frequency region.
Put the value of ZE from equation (10.12) into equation (10.13) we have:
AVL .2
or
.h fe . R L'
=
(1 + h fe ) R E
R S + hie +
1 + j . . R E .C E
h fe .R L' .(1 + j. .R E .C E )
( R S + hie )(1 + j . .R E C E ) + (1 + h fe ). R E
or
h fe .R L' .(1 + j. .R E .C E )
{ R S + hie + (1 + h fe ). R E } + { j . .R E .C E ( R S + hie )}
h fe .R L'
1 + j. .R E .C E
R + h + (1 + h ).R
R E .C E ( R S + hie )
ie
fe
E
S
1 + j. . R + h + (1 + h ) R
S
ie
fe
E
'
1 + j . . 1
h fe . R L
=
R + h + (1 + h ). R 1 + j . .
S
ie
fe
E
where 1 = RE .C E
RE .C E ( RS + hie )
and
2 =
RS + hie + (1 + h fe ) RE
AVL .2
For
0r
1 + j . 1
h fe . R
2
=
R + h + (1 + h ). R
1+ j
ie
fe
E
S
'
L
------ (10.15)
2
h fe .R L'
AVL .2 =
R + h + (1 + h ). R 1 + j
ie
fe
E
S
h fe .R L' ( 1 )
1
2
AVL .2 =
2 R S + hie + (1 + h fe ). R E
2 << 1 .
and
or
R
.
C
'
E
E
h
.
R
fe
L
R E .C E ( R S + hie )
R
h
h
R
+
+
(
1
+
)
1
S
ie
fe
E
R S + hie + (1 + h fe ).R E
2
'
1 h fe .RL
AVL .2 =
------ (10.16)
2 RS + hie
AVL .2
AVL .2
1
=
AVM
2
or
AVM =
------ (10.17)
hfe.RL'
RS + hie
------ (10.18)
Further it is clear from the equation (10.17) that the voltage gain of the amplifier
has dropped by 3 db from the gain at the mid frequency region. In other words, at
1
1
times the mid frequency gain. This frequency is
= the magnitude of the gain is
2
2
called the lower cut off frequency, which may be given by:
L2 =
If
R S + hie + (1 + h fe ) R E
2
R E .C E ( R S + hie )
(1 + h fe ) R E >> ( R S + hie ) then the lower cut off frequency is given by:
L2 =
or
(1 + h fe )
C E ( R S + hie )
1 + h fe
f L2 =
2 . .( R S + h ie ).C E
------ (10.19)
------ (10.20)
Note that the expression for the lower cut off frequency fC.2 does not contain the
emitter resistance, so the lower 3 db frequency is dependent on the transistor parameters
and the source resistance.
10.2.4 High Frequency Response : The variation of voltage gain of the RC coupled
amplifier in the high frequency region will now be studied. In this region the coupling
capacitor and emitter bye pass capacitor will offer negligibly low reactance and these
Fig. 10.7
Considering the figure (10.7), the effective load impedance ZL is given by:
1
1
1
=
+
+ j.C o
Z L R L hie
R L hie
ZL =
R L + hie + j .C o hie . R L
------ (10.21)
Vo = h
fe
I b .Z
VS = ( RS + hie ).I b
------ (10.22)
Using the equations (10.21) & (10.22), the voltage gain AVH is given as :
AVH =
h fe . I b .Z L
h fe .Z L
Vo
=
=
VS
I b .( R S + hie ) R S + hie
AVH =
h fe .hie .RL
------- (10.23)
The mid frequency gain of the amplifier is obtained by neglecting the effect of Co
. So the mid frequency gain of the amplifier may be obtained as:
AVm =
h fe .hie .RL
( RS + hie )( RL + hie )
------ (10.24)
AVH =
AVH =
or
At
RL + hie
RL hie .Co
AVm
j . .C o .hie R L
(1 +
)
R L + hie
AVm
.Co. hie .RL
1+
( RL + hie )
------ (10.25)
1
2
(or 3 db)
AVH =
AVm
2
H =
fH =
RL + hie
RL hie .Co
RL + hie
2RL hie .Co
AVL1 =
AVm
f
1+
fH
Example 10.1 The individual voltage gains of the three stages amplifier are 50, 60, 70.
Calculate the overall gain in db of this three stage amplifier.
Solution:
Overall gain = 50 x 60 x 70
= 210000
Gain in db = 20 log (210000) = 106.4 db
Example 10.2 The mid frequency gain of RC coupled amplifier is 100. If the gain falls
by 3 db at the lower cut off frequency, calculate the gin at the cutoff frequency in db.
Solution:
AVm
AVL =
f
1+ L
f
100
100
1+
=
90
f
or
f =
100
100
81 1
= 206 Hz
AVH =
AVm
f'
1+
fH
f'
100
1+
=
90
100
or
or
f'
100
=
1 = 0.484
100
81
f ' = 0.484 x100 = 48.4 KHz
Example 10.4 The h parameters of the transistors used in two stage RC coupled amplifier
are hfe = 600, hie = 10 K. If the shunt capacitance at high frequency is 400 pf, coupling
capacitance is 0.5 F and RL = 10 K, calculate the lower and higher cutoff frequencies
of the amplifier. The source may assume to be negligibly small.
Solution:
1
2 ( RL + hie ).CC
fL =
1
2 x3.14 x(10 + 10) x10 3 x0.5 x10 6
1000
=
= 15.9 Hz
62.8
The higher cut off frequency is given by:
=
fH =
RL + hie
2RL hie .Co
10 6
= 79.6 KHz
12.56
10.3 Hybrid - model For the CE Transistor Amplifier: Hybrid model of the
transistor will be considered to discuss the performance of a transistor amplifier at high
frequencies. The capacitive effect of the PN junctions of the transistor is taken into
account. This model helps in determining the common emitter short circuit current gain
and its dependence on frequency. The hybrid
model also known as the Giacoletto
model of the transistor is shown in figure 10.8.
Fig. 10.8
In a transistor forward bias, emitter base junction has a capacitance associated
with it. This arises from the diffusion across the base emitter junction. This is represented
by Cbe . The node B is an imaginary node within the base of the transistor. The
resistance rb.b is the bulk resistance of the base region through which current has to flow
from base lead B. The resistance rbC is the incremental resistance; CbC is the transition
capacitance of the reverse biased collector base junction. The resistance and capacitance
between the output terminals (collector and emitter) are rce and cce.
Vbe is the voltage across the emitter base junction. For small changes in Vbe
across the emitter junction, the extra minority carrier concentration injected into the base
region is proportional to Vbe . Now the small signal collector current with collector
shorted to emitter will be proportional to the voltage Vbe. It will act as the constant
current source across the collector and emitter having the magnitude equal to gm.Vbe.
The common emitter short circuit current gain may be calculated using this hybrid
model. The following assumptions are made while calculating the short circuit current
gain of the common emitter amplifier.
(i)
(ii)
(iii)
The equivalent circuit of the common emitter amplifier will be as shown in figure 10.9.
Fig. 10.9
From this equivalent circuit the short circuit current IL is given by:
I L = g m .Vb 'e
------ (10.26)
V b 'e = I i .Z eq
where Zeq
reactance
----- (10.27)
is the parallel combination of the resistance rbe and the capacitive
rb 'e .
Z eq =
------ (10.28)
Using the equations (10.26) to (10.28), the short circuit current gain is given as:
IL =
g m .I i
1
+ j. .(Cb 'e + Cb 'c )
rb 'e
AI =
Put rb 'e =
h fe
=
=
g m h fe
g m + j. .h fe .( C b 'e + C b 'c )
h fe
1 + j..rb'e .(Cb'e + Cb'c )
h fe
f = 0
At f = f H ,
------- (10.30)
1 + j .
fh
fh =
where
------ (10.29)
gm
AI =
When
circuited).
gm
IL
=
1
Ii
+ j..(Cb 'e + Cb 'c )
rb 'e
1
2 . .rb 'e .( C b 'e + C b 'c )
fe
Fig. 10.10
10.4 Class A power Amplifier: The power amplifier also called large signal amplifier
is used to obtain large power at the output of the amplifier. To have the signal up to the
desired level, before the signal is applied to the power amplifier the signal is to be
amplified by the multistage amplifiers. In many electronic systems, such as public
address system, audio amplifier of the television receiver or transistor receiver, power
amplifiers are used. The power amplifier provides a large voltage swing and also large
current swing, so as to deliver the maximum power to the load with minimum distortion.
Figure 10.11 shows the class A power amplifier in the common emitter configuration.
Here the load resistance RL is directly coupled to the amplifier.
The theoretical efficiency of such an amplifier will be calculated which is defined
as the ratio of the output power delivered to the load to the d.c. input power from the
power supply.
Fig. 10.11
To calculate the efficiency of this transistor amplifier circuit, it is assumed that the
emitter is at the signal ground and the VCE,sat. is equal to zero, so that the signal swing
V
from 0 to VCC. The quiescent voltage VCQ will be equal to peak swing V m = CC . The
2
V CC
maximum collector current is I m =
.
2RL
Po = V rms . I rms
Vm
I
V .I
. m = m m
2
2
2
1 V CC V CC
=
.
.
2
2
2RL
=
V CC2
=
8RL
Pd .c . = VCC .I CQ
where ICQ is the average current from the supply which is equal to the maximum
collector current Im. So the input power from the supply is given by:
Pd .c . =
(V CC ) 2
2 RL
1
= 25 %
4
10.5 Transformer Coupled Amplifier: The load for the power amplifier is
generally in the form of the voice coil of the loudspeaker having low output impedance.
However, the ordinary class A amplifier has the high impedance in the collector circuit.
So the maximum power will not be transferred from the output of the power amplifier to
the voice coil of the loudspeaker. In order to transfer the maximum power to the load
impedance, the transistor collector circuit should be coupled by means of a transformer.
The circuit of a transformer coupled amplifier is shown in figure (10.12).
Fig. 10.12
In this circuit there is no coupling capacitor, the d.c. isolation is provided by the
transformer itself. There exist no d.c. path between the primary and the secondary
windings of a transformer. The a.c. signal across the primary winding is transformed to
the secondary windings. The function of the resistance R1 and R2 are used to bias the
transistor in class A mode. The emitter resistance RE provides the bias stabilization and
the bye pass capacitor CE is used to prevent the amplified signal to appear at the input.
From the figure 10.12, it is clear that the effective resistance in the collector
circuit is approximately equal to d.c. resistance of the primary of the transformer which is
negligibly small. The d.c. load line will, therefore, be vertical straight line passing
through the operating point as shown in figure 10.13.
Fig. 10.13
When a.c. signal is applied to the input of the amplifier, the resistance in the
collector circuit is formed by the reflected resistance of the load. Thus the effective load
RL as seen by the collector of the amplifier is given by:
R L'
V I
V I
= 1 1 = 1 2
RL
V2 I2
V 2 I1
2
N
N N1
= 1
= 1
N2 N2
N2
Where V1 and V2 are the voltages across the primary and the secondary windings
of a transformer respectively and I1 and I2 are the corresponding current in the primary
and the secondary windings of the transformer.
R L' = n 2 .R L
or
where
n =
1
The operating point moves along the a.c. load line whose slope is ' , after
RL
the application of the large signal to the input of the amplifier. During the peak of the
positive half cycle of the signal, the collector current is 2IC and VCE = 0. However during
the negative half cycle, the collector current is zero and VCE = 2VCC.
Thus peak to peak collector emitter voltage is given by:
vc = 2.VCC
The r.m.s. value of the collector voltage is Vrms =
1 vC VCC
=
2 2
2
'
L
V CC2
2 R L'
The d.c. input power from the supply is
=
Pd .c.
2
VCC
= VCC .I C = '
RL
1
= 50 %
2
The transformer coupled transistor amplifier has the advantage that its theoretical
efficiency is 50% which is twice the power available in the RC coupled amplifier.
Secondly the transformer provides the proper impedance matching to the output
impedance of the collector circuit with the load resistance of the few ohms (resistance of
the voice coil of the loud speaker). However, this amplifier has the disadvantage that the
output transformer saturates (because of the core saturation), when the large d.c. current
flows through the primary of the transformer. This leads the distortion at the extreme
points of the output signal.
Example 10.5:
A 12 volt battery is connected to a power transistor used in class A
mode. If the maximum change in collector current is 120 mA, find the power transferred
to the load, when a loudspeaker of 8 is:
(i)
connected directly in the collector circuit.
(ii)
transformer coupled.
Solution: (i) Voltage across the loudspeaker when directly connected to the collector
circuit VC is given by:
V C = I C xR L
= 120 x 8 = 960 mV
= 0 . 96 Volt
P L = V C xI
= 0 . 96 Vx 120 mA = 115 . 2 mW
(ii) The output impedance looking at the primary of the transformer is equal to
the output impedance at the collector is given by:
V
12 V
R L' = CC =
= 100
I C
120 mA
Now
R L' = n 2 . R L
100
= n
x8
n = 12 . 5 = 3 . 54
or
This is the turn ratio of the transformer.
Voltage at the secondary of the transformer =
Now the load current I L =
12 V
= 3 . 39 V
3 . 54
3 . 39 V
= 0 . 424 A
8
= (10 ) 2 15 = 1500
Power output
2
PO = I rms
.RL'
And
I rms =
So
PO =
IC
2
I C2
(120 ) 2 x 1500
. R L' =
W
2
2
= 10.8W
10.6 Class B Push Pull Amplifier: The most frequently used power amplifier in
the output stage of electronic circuits is the push pull amplifier. The push pull amplifier
consists of two transistors and each transistor conducts in class B operation i.e. transistors
are biased in the cutoff region so that the current flows only for half cycle in each
transistor. In push pull amplifiers the transistors can also be used in class A mode but in
this case the amplifier efficiency is not more than 50% and distortion is high. However
the class B push pull amplifier provides low distortion and has the efficiency about
78.5%. The class B push pull amplifier is, therefore, used in the practical circuits. Figure
10.14 shows the circuit diagram of this class B push pull amplifier.
Fig. 10.14
This circuit consists of two transistors Q1 and Q2 whose emitters are coupled
together and two centre tapped transformers T1 and T2. The two transistors are biased in
the cutoff region so that the collector current flows only for half of the input cycle. The
input transformer T1 converts the input signal into two waves e1 and e2 which are 1800 out
of phase. When the point A is positive with respect to ground, point B will be negative
with respect to ground and vice versa.
During the positive half of the input signal, the point A is positive and point B is
negative with respect to the common point. The transistor Q1 will conduct and the
collector current Ic1 will flow in the collector circuit of the transistor Q1. The transistor
Q2 will, of course, be in the cutoff stage and the collector current Ic2 in the collector
circuit of transistor T2 will not flow. During the next cycle of the input signal the case is
reversed that the collector current Ic2 in transistor Q2 will be flowing and the collector
current Ic1 in the transistor Q1 will be zero. These two currents flow in opposite directions
in the two halves of the primary windings of the output transformer T2. The centre tapped
primary of this transformer T2 combines two collector currents to form a sine wave output
at the secondary. The effective load as seen by the amplifier is given by:
R L' = n 2 .R L
Where RL is load resistance at the secondary of the transformer T2 and n is the
turn ratio of this transformer which is given by:
2N1
.
n =
N
2
It is worth to mention that in the first half cycle of the input signal the
transistor Q1 is pushed up for conduction and Q2 is pulled down.; and in second cycle the
case is reversed. Hence it is named as push pull amplifier.
Analysis: Let the base currents of the two transistors are sinusoidal in nature which are
given as :
I B1 = I B sin .t
and
I B 2 = I B sin(.t + )
V0 = k ( I c1 ~ I c 2 )
Theoretical Efficiency:
The current drawn in the load is the sum of currents Ic1 and
Ic2 and will have the full wave rectified output as shown in figure 10.15.
Fig. 10.15
The average value of this full wave rectified current is given by:
2I m
I dc =
Im =
so
VCC
RL'
I dc =
2 .V CC
. R L'
2
2 .V CC
. R L'
The maximum a.c. power in the load is given by:
Pdc = V CC . I dc =
P o = V rms . I rms
V CC
V CC
=
.
2
2R
'
L
V CC2
2 R L'
Thus the maximum efficiency is
=
2
Po
{VCC
2 R L' }
=
=
2
Pd .c. {2VCC
.R L' }
= 78 .5 %
D2 =
I2
I1
I3
I1
and so on.
When distortion is present that power delivered to the fundamental frequency is :
I 12 RL
P1 =
2
The total power delivered to all the harmonic components is given by:
] R2
PT = I12 + I 22 + I 32 + ....
2
2
I12 RL I 2 I 3
1+ + + ...
=
2 I1 I1
= P1 1 + D 2
where D is called as the total distortion or distortion factor given by:
D = D22 + D32 + ...
Example 10.7 When a sinusoidal signal of fundamental frequency of 500 radians/ sec. is
fed to a transistor amplifier, the resulting output collector current is of the form:
D4 =
I 4 .6
=
= 0.05 = 5%
I 1 12
= P1 (1 + D 2 ) = P1 1 + (. 133 ) 2
= 1.0177 P1
Percentage increase in power due to distortion:
(1.0177 1) P1
=
x100 = 1.77%
P1
2. Frequency Distortion: When the signals of different frequencies are amplified by an
amplifier than the amplification will be different at different frequencies. The frequency
distortion is, therefore, said to exist. At different frequencies the different behavior of the
amplifier is due to coupling network or due to the device intercapacitances. The graph
plotted between the gains of the amplifier versus the frequency of the input signal is
called as amplitude frequency response characteristic. When the frequency response
characteristic is not horizontal over the range of frequencies under consideration, the
frequency distortion is said to exist.
3. Phase Shift Distortion: It has been observed that all amplifiers behave as low pass
filter at high frequencies. In the region of frequency response curve where the gain falls,
the signals of different frequencies suffer unequal phase shift. The phase shift distortion
is, therefore, said to exist. The plot of the phase shift as a function of frequency is called
phase response. There will be no phase shit distortion if there is linear increase in phase
shift with frequency. The phase shift distortion has no consequence in audio amplifiers
since human ear is not sensitive to the phase relationship between the Fourier signal
components. Video amplifiers used in television system suffer problem due to phase shift
distortion, and highly distorted pictures will be observed. Video amplifiers are thus
designed to have linear phase shift characteristics.
10.7.2 Noise in Amplifiers: It has been observed that even when no signal is applied to
the input of an amplifier, some voltage variation of appreciable magnitude is available at
its output. This voltage variation is referred to as noise. Sometimes it is impossible to
distinguish between the signal and the background noise. The background hiss in a radio
receiver is an example of noise. Snow like appearance on the television screen is due to
the noise in the video amplifier of the television system. Noise in the amplifiers is caused
by ransom movement of charge carriers in transistors and resistors used in amplifiers.
Various sources of noise in an amplifier are being discussed.
10.7.3 Thermal Noise or Johnson Noise: The random movement of electrons in a
conductor is due to the thermal energy possessed by the electrons. If there a small
fluctuation in the energy, it will produce small noise potential in the conductor. This type
of noise is known as thermal noise or Johnson noise. The mean square value of the
thermally varying voltage in a resistor R at T0K is given by:
E n2 = 4 RKT ( BW )
where k is the Boltzmanns constant (Joules/0K),
T is the absolute temperature of the resistor, and
BW is the bandwidth (Hz).
This thermal voltage available across the resistance will be amplified and appear
as the noise at the output terminals, when the resistance is connected across the input
terminals of the amplifier. This noise is also called the white noise since it gives almost
the same noise per unit band width over a wide frequency spectrum.
10.7.4 Shot Noise: The current in a transistor or field effect transistor is normally
assumed to be constant under d.c. conditions. But in practice there are fluctuations in
these currents due to the random movements of charge carriers in the semiconductor. In
other words the d.c. current is the average value of this current. Microscopically one can
say that the random component of the current known as shot noise is superimposed on the
average value.
The mean square value of the shot noise current is proportional to the d.c. current
Idc given by:
I N2 = 2 qI dc ( BW )
where q is the magnitude of the electronic charge.
If RL is the value of load resistance than the noise voltage INRL will appear across
the load resistance.
10.7.5 Noise Figure:
To know quantitatively how noisy a device is, a term
known as noise figure has been introduced. Before discussing the noise figure one more
quantity known as signal to noise power ratio, which is defined as the ratio of the input
signal power to the noise power at the input signal. The signal noise power ratio may be
defined for both the input as well as for the output. Thus the input signal to noise power
ratio (SNPI) and output signal to noise power ratio (SNPO) are given by:
S Pi
N Pi
S
SNPO = Po
N Po
SNPI =
The ratio of the input signal to noise power ratio (SNPI) and output signal to noise
power ratio (SNPO) is called as the noise figure given as:
NF =
S Pi N Pi
S .N
= Pi Po
S Po N Po S Po .N Pi
S .N
NF ( db ) = 10 log Pi Po
S Po .N Pi
S
= 10 log Pi
N Pi
S
10 log Po
N Po
Noise figure in decibels is given by the input signal to noise power ratio in
decibels minus output signal to noise power ratio in decibels.
The noise figure in decibels can also be given in form of signal to noise voltage
ratio as:
S .N
NF ( db ) = 20 log Vi Vo
SVo .N Vi
S
S
= 20 log Vi 20 log Vo
N Vi
N Vo
Solution:
(i)
(ii)
(iii)
(i)
(ii)
i.e.
So
S Pi
60 W
=
= 75
N Pi
0 .8 W
En =
=
4 RKT ( BW )
4 (10 6 )( 1 . 38 x10
23
= 40.7 V
The noise voltage at the output is given by:
Eno = En x (gian of the amplifier)
= 100 x 40 .7 = 4 . 7 mV
Problems:
1.
2.
3.
Explain the frequency response curve of R C coupled amplifier for the low and
mid frequency region.
4.
Drive the expression for the lower cutoff frequency of the R C coupled
transistor amplifier due to emitter bye pass capacitance alone and assume other
capacitances to have zero impedance.
5.
Discuss hybrid model of transistor. Find the expression for higher cut off
1
frequency and show that the current gain falls by
times the low frequency
2
gain (or 3db fall of gain).
6.
What is power amplifier? Draw the circuit diagram of a Class A power Amplifier
and show that its maximum theoretical efficiency is only 25%.
7.
Draw the circuit diagram of a single ended transformer coupled class A power
amplifier. Explain the working of this amplifier. What are its advantages and
disadvantages?
8.
Draw the circuit diagram of a single ended transformer coupled class A power
amplifier and show that its maximum theoretical efficiency is about 50%.
9.
Draw the circuit diagram of class B push - pull amplifier and explain its working.
Give the advantages and disadvantages of this amplifier.
10.
Explain the circuit diagram of class B push pull amplifier. Show that its
maximum theoretical efficiency is about 78.5%.
11.
Draw the circuit diagram of class B push - pull amplifier and explain the
harmonic distortion in class B push pull amplifier.
12.
13.
14.
Define following modes of operation of an amplifier (i) Class A, (ii) Class B, (iii)
Class AB and (iv) Class C.
15.
16.
What is meat by amplifier noise? Define Johnson noise and shot noise.
17.
Define noise figure and signal to noise ratio. Drive the expression for the noise
figure in terms of the input and output signal to noise ratio.
18.
Discuss the following types of distortion (i) non-linear distortion (ii) frequency
distortion and (iii) phase-shift distortion.
19.
Show that the maximum theoretical efficiency of a single ended class A power
amplifier is 25%. Also show that if the output is transformer coupled, then by
proper matching, efficiency can be increased to 50%.
20.
In a transformer coupled class A power amplifier, the turn ratio of the transformer
is 10 and load resistance connected to the secondary is 50. The zero signal
collector current is 80 mA.
(Ans.16 W)
21.
The individual gains of the three stage amplifier are 30, 40, 50. Calculate the
overall gain of the amplifier and express it in db also.
(Ans. 60000, 95.6 db)
22.
The voltage gain of an RC coupled amplifier in the mid frequency range is 90. If
the gain falls by 3 db at the lower cut off frequency, calculate the gin at the cutoff
frequency in db.
(Ans. 36.08 db)
23.
The mid frequency gain of a RC coupled amplifier is 120. The values of lower
and higher cut off frequencies are 50 Hz and 75 KHz. Find the frequency at which
the gain reduces to 100.
(Ans. 75.4 Hz, 49.75 KHz)
24.
The h parameters of the transistors used in two stage RC coupled amplifier are hfe
= 400, hie = 8 K. If the shunt capacitance at high frequency is 500 pf, coupling
capacitance is 0.5 F and RL = 15 K, calculate the lower and higher cutoff
frequencies of the amplifier. The source may assume to be negligibly small.
(Ans. 13.85Hz, 61KHz)
25.
26.
(ii)
transformer coupled.
27.
I C = 10 .Sin 300 t + 1.1 .Sin 600 t + 0.9 Sin 900 t + 0 .6.Sin1200 t + ....
Calculate (i) Second, third and fourth harmonic distortions.
(ii) Percentage increase in power due to harmonic distortion.
(Ans. (i) 11%, 9%, 6% : (ii)2.38%)
________
11
Electronic Instruments
With the advent of Nanotechnology, now a days very sophisticated, modern and
sensitive electronic instrument are available for the use of human beings in every walks
of life. In this chapter only the very basic electronic instruments for the use in
laboratories will be discussed. The purpose of this chapter is to acquaint the students with
the basic principle, working and applications of these instruments. The most commonly
used instruments in laboratories are Multimeters, Cathode Ray Oscilloscope, Digital
Frequency Meter and Function Generators etc.
meter is a pivoted type moving coil galvanometer having a coil on jeweled bearings
between the poles of a permanent magnet. The indicating needle is fastened to the coil.
The zero is marked on the extreme left of the galvanometer and not in the middle as is
normally marked in the galvanometer. The needle is, therefore, rests on the zero of the
meter. With this galvanometer, the arrangements are made so that it can measure the
voltage, current and resistances.
Measurement of Voltage: To use the multimeter for the measurement of voltage, a
high resistance R is connected in series with the galvanometer of the multimeter as shown
in figure (11.1). Let Ig is the current sensitivity for the full scale deflection of the
galvanometer and G is the galvanometer resistance. The maximum voltage that can be
measured by this meter will be Ig.G, which is known as the voltage rating of the
Fig. 11.1
instrument. The high resistance R connected in series with the galvanometer will
increase the voltage ratings of the instrument. The value of the series resistance R for the
measurement of voltage from 0 to V volt is given by:
V = I g (R + G )
or
R =
V
G
IG
------ (11.1)
From this equation it is clear that to have the larger voltage range, larger series
resistance is required.
A multi - range voltmeter can, therefore, be constructed by providing a number of
high resistance in series with the galvanometer and a rotary switch for the selection of the
proper voltage range as shown in figure (11.2).
Fig. 11.2
The a.c. voltage can also be measured in the similar fashion, simply by connecting
the bridge rectifier with the galvanometer as shown in figure (11.3).
Fig. 11.3
Measurement of Current: For the measurement of current, using the analog multimeter,
a low resistance R is connected in shunt (parallel) with the galvanometer as shown in
figure (11.4). Let Ig is the sensitivity of the galvanometer and G is the resistance of the
Fig. 11.4
galvanometer. The current I flowing through the terminals of the galvanometer is given
by:
R .G
.I = G .I g
(R + G )
R.I
= Ig
( R + G)
or
R =
or
G .I
(I I
------ (11.2)
From this equation, it is clear that for the different current ranges, the different
values of shunt resistances are required. A multi-range current meter, is therefore,
constructed by providing a number of shunt resistances and a rotary switch for the
selection of proper current range as shown in figure (11.5).
Fig.11.5
Measurement of Resistance: The measurement of resistance is possible with the help
of multimeter if its galvanometer is connected with a battery and a current limiting
resistance RS as shown in figure (11.6).
Fig. 11.6
E
= Ig
R+G
When the leads are open, the resistance between the leads is infinite and needle
rests to the left side of the scale where infinite for the resistance is marked. It is worth
mentioning that the scale for the ohmmeter is not linear. The value of the resistances at
the left side of the meter is crowded. The different ranges of resistances may also be
provided with the help of selector switch and by using the different values of resistance
R. The block diagram of a basic analog multimeter is shown in figure 11.7.
Fig. 11.7
Commercially available Analog multimeters is shown in figure 11.8.
Fig. 11.8
11.1.2 Electronic Voltmeter: The simple multimeter discussed above have the input
impedance in the range of 10 K to 20 K/ volt. These are, therefore, low impedance
voltmeter especially when the voltage in the range of milli - volts or micro - volts is
measured. Further, these multimeters have poor sensitivity and low bandwidth. Thus
these multimeters are not suitable for the measurement of low voltage from high
impedance source. In such cases the electronic voltmeter is used.
The electronic voltmeter has very high input impedance, good sensitivity and
larger bandwidth. The electronic voltmeter consists of amplifier, rectifier and other
circuit so as to give the current proportional to the voltage to be measured. This current is
then passed through a conventional analog voltmeter. The block diagram of such an
electronic voltmeter is shown in figure (11.9). These voltmeters have the input impedance
in the range of 1 M to 10 M and bandwidth of several hundred megahertz and the
sensitivity lies in the range of milli-volts.
Fig. 11.9
Fig. 11.10
Commercially available digital multimeter is shown in figure 11.11.
Fig. 11.11
Advantages of the Digital multimeters:
(1)
(2)
(3)
(4)
(5)
11.2 Cathode Ray Oscilloscope: The cathode ray oscilloscope (CRO) is another
measuring electronic instrument used in laboratories. It is capable of displaying the signal
wave shapes on the screen of the CRO, so it is widely used for the trouble shooting in the
electronic circuits in the laboratories. It is very versatile instrument and can also be used
to measure the voltage, frequency and the phase shift. The heart of the cathode ray
oscilloscope is the cathode ray tube (CRT).
11.2.1 Cathode Ray tube: The schematic diagram of a cathode ray tube (CRT) is
shown in figure (11.12). It has the following four major parts.
1. Electron gun an arrangement for producing and focusing the electron beam.
2. Deflecting system a system for deflecting the electron beam librated from the
electron gun.
3. Fluorescent screen for producing bright spot.
4. Evacuated glass enclosure all assemblies fitted in evacuated glass enclosure.
Fig. 11.12
1. Electron gun: The arrangement of electrodes that produces a focused beam of
electrons is known as electron gun. It consists of an indirectly heated cathode K, a control
grid G, a focusing anode A1 and accelerating anode A2. The control grid is held at a
negative potential with respect to cathode and focusing and accelerating grids are
maintained at successively higher potential with respect to cathode.
The cathode consists of a nickel cylinder coated with oxides of barium and
strontium for liberation plenty of electrons. The control grid enclosing the cathode
consists of metallic cylinder with very small aperture. This small opening helps to keep
the electron beam of very small in size. By controlling the positive potential of the
focusing anode A1, the electron beam is focused in to a sharp pin dot. The accelerating
anode A2 which is at higher potential than the focusing anode accelerates the electron
beam to a very high velocity. The electron gun thus librates a narrow, accelerated beam
of electrons which produces a sharp spot of light when strikes on the fluorescent screen.
2. Deflecting system: For deflecting the narrow accelerated electron beam librated from
the electron gun are deflected in the vertical and horizontal directions by the two sets of
deflecting plates. One set marked as Y is known vertical deflecting plates and the other
set marked as X is known as horizontal deflecting plates. By the application of proper
potential to the two sets plates, the electron beam deflects in the vertical and horizontal
direction. If no potential is applied to the two sets of plates, the electron beam without
deflection strikes the screen at the centre producing a bright spot. If on the other hand, a
positive potential is applied to the upper vertical deflecting plate with respect to the lower
vertical plate, the electron beam deflect upwards. The height of the deflecting beam will
be proportional to the applied potential. If an alternating voltage is applied to the set of Y
plates, the spot will be moving continuously upward and down ward thereby producing a
luminous trace in the vertical direction on the fluorescent screen due to the persistence of
vision. The beam will be deflecting in the horizontal direction if the similar potential is
applied to the set of horizontal plates.
3. Fluorescent Screen: The inside face of the tube is coated with some fluorescent
material such as Zinc orthosilicate, Zinc oxide etc which works as fluorescent screen. It
makes the visible. Various kinds of phosphors or their combinations are used to obtain
spots of variety of colors. The green spot is produced if Zinc orthosilicate is used as the
fluorescent material.
4. Evacuated glass enclosure: The all parts discussed above are enclosed inside a funnel
shaped evacuated glass envelope. The vacuum created inside the tube helps the electron
beam to transverse the tube easily without any collision. The flared part of the tube is
coated from inside with a conducting graphite layer called aquadag. This coating is kept
at a positive potential with respect to the cathode and collets the primary as well as
secondary electrons returned from the screen.
11.2.2 Construction: The simplified block diagram of a cathode ray oscilloscope is
shown in figure 11.13. The filament of the electron gun is heated with help of the a.c.
supply. The electrons are therefore, emitted. The intensity of the beam is controlled by
the control grid supply. The electron beam after the control of the control grid is
influenced by the focusing and the accelerating grid. These two electrodes are maintained
at high positive potential with respect to cathode. The electrostatic field that exists
between the anodes provides the necessary focusing of the electron beam and the system
of electrodes is known as electron lens. The focusing of the beam that strikes on the
fluorescent screen can be corrected by varying voltage on the two electrodes. The focus
control is provided on the front panel of the oscilloscope.
Fig. 11.13
Now after the electron beam leaves the accelerating anode, it comes under the
influence of vertical and horizontal plates. If no voltage is applied to the deflection plates,
the electron beam will produce spot of light at the centre of the screen (point P). The
electron beam will be deflected upwards (point Q), if certain voltage is applied to the
vertical plates (figure 11.14). The height of the deflection will be proportional to the
applied voltage to the vertical plates. The electron beam will be deflected downwards
(point R) if the polarity of the voltage on the vertical plates is reversed. Similarly, the
spot can be moved in the horizontal direction if the proper voltage is applied across the
horizontal plates. If the sinusoidal voltage is applied to the vertical plates, the spot will
Fig. 11.14
deflect upward and downward direction continuously and due to the persistence of vision
a vertical line will be observed on the fluorescent screen. However, to see the variation of
the sinusoidal signal with time on the CRO screen, the spot is simultaneously to be
moved in the horizontal direction uniform speed. This is possible if suitable waveform
(saw tooth) is applied to the horizontal plates. So a saw tooth is generated internally in
the CRO with the help of saw tooth generator or linear time base generator. During the
trace path of the saw tooth wave (fig. 11.15) the complete cycle is traced on the screen,
while during the fly back or retrace path of the saw tooth wave the spot is blanked out
and not visible on the screen. The fly back time of the wave is kept very small.
Fig. 11.15
Figure 11.16 clearly illustrates the synchronization between the input sinusoidal
wave applied across the vertical plates of the CR tube and saw tooth wave applied
internally across the horizontal plates of the tube.
Fig. 11.16
On the screen of the CRO scale (equidistant horizontal and vertical lines as in
graph sheet) is provided as shown in figure 11.17. The size of the input wave can be seen
on this scale.
Fig. 11.17
Commercially available cathode ray oscilloscope for use in electronics laboratory
is shown in figure 11.18.
Fig. 11.18
trace with the deflection sensitivity of the vertical amplifier. The rms value of this signal
is obtained by the dividing the peak to peak value by 2 2 .
Fig. 11.19
To measure the d.c. voltage on the CRO, the position of the zero volt (normally
halfway up the screen) is first checked. The AC/DC/GND switch is kept to GND (0V)
and Y shift is used to adjust the position of the trace to middle line on the CRO screen.
The AC/DC/GND switch is thrown to the DC position and d.c. voltage is applied to the Y
input. The vertical displacement (in cm) of the horizontal line is multiplied by the
deflection sensitivity of the vertical amplifier. This results the magnitude of the d.c.
voltage.
The time period of the signal can also be measured with help of CRO. The time
period is the time for one cycle of the signal. The frequency of the signal is the number of
cycles per second i.e.
The horizontal distance (in cm) of the complete one cycle of the wave (fig. 11.19)
is obtained from the CRO screen. This distance when multiplied by the scale of the time
base control (Time/cm) gives the time period of the wave. The time period may be
converted to frequency from the above formula.
11.3.2 Measurement of Phase Difference: The cathode ray oscilloscope can be used
for the measurement of phase difference between two sinusoidal signals of the same
frequency. One signal is applied to the Y input of the CRO and other signal is applied
to the X input of CRO. The time base of the oscilloscope is in the external mode. On
the screen of the CRO, a Lissajous figure (an ellipse) will be formed as shown in figure
11.20. From this figure on the CRO screen the maximum displacement Y2 in the vertical
direction and intercept y1 on the Y axis are measured. The phase difference of the two
signals is given by the formula:
y
= sin 1 ( 1 )
y2
This phase difference can also be given by the formula:
x1
),
x2
where X1 is the intercept on the X axis and X2 is the maximum horizontal
displacement.
= sin 1 (
Fig. 11.20
1
Vo =
C
I .dt
0
Fig. 11.21
Rising slope of the integrator output will depend upon the magnitude of the
current source. As soon as the output voltage of the integrator reaches a predetermined
level, the voltage comparator multivibrator changes its state and the switching circuit
connects the input of the integrator to the negative constant current source.
The negative constant current source supplies the reverse current to the capacitor
C. Thus the output voltage of the integrator decreases linearly with time. Further, as the
voltage decreases to a predetermined level, the voltage comparator multivibrator changes
its state. The switching circuit again connects back the positive constant current source to
the integrator. The triangular wave form is therefore obtained at the output of the
integrator, whose frequency is determined by the magnitude of the current supplied by
the constant current source. The output of the comparator is the square wave; its
frequency is the same as that of the triangular waves. The resistance and diode shaping
network connected to the triangular wave, gives the sinusoidal wave. The output
amplifiers are used to get the waves.
for how long the pulse train is allowed to pass through the AND gate to the digital
counter. If the width of this sample pulse is kept as 1 second, then the AND gate will
allow the pulse train to go to the input of the counter for 1 second. The counter will
display the counts on the display devices (in digital form) counted by it for 1 second. The
number displayed on the display devices will show the frequency of the input signal
directly in Hz, since the number of pulses in the pulse train is equal to the frequency of
the input unknown signal. The digital counter basically contains BCD counter, decoder
and display unit (seven segment display).
Fig. 11.22
The accuracy of the counter will depend on the accuracy of the width of the
sample pulse. The sample pulse of standard time period is therefore, obtained from a high
frequency quartz crystal oscillator, say, 1 MHz. The frequency of this crystal oscillator is
divided by a factor of 10 6 using frequency divider circuit, which gives a square wave of
1 Hz frequency. Finally the 1 Hz frequency is divided a factor of 2, to obtain a square
whose pulse width is 1 second. If the width of the sample pulse is taken as 1 msec, then
the counter will display the frequency directly in KHz, if it is taken as 1 sec, the counter
will display the frequency in MHz.
Problem:
1.
Draw the functional block diagram of the function generator. Explain the working
of each bock.
2.
3.
Draw the block diagram of a cathode ray tube and explain its main components.
4.
Draw the basic block diagram of a cathode ray oscilloscope and explain the
function of each block.
5.
6.
7.
Explain how the phase difference of two signals is measured with the help of CRO.
8.
9.
10.
Draw and explain the functional block diagram of a digital multimeter. What are the
advantages of digital multimeter.
11.
12.
13.
___________
Appendix - I
Decibel:
To discuss the term decibel, consider an amplifier whose output power is P2 and
P
input power is P1. The ratio 2 is known as the power gain of the amplifier. This ratio
P1
may be more than unity or less than unity. If this ratio is more than unity the amplifier is
P
said to have been gained, and if, 2 is less than unity, there is attenuation in the power of
P1
the amplifier.
When a number of power amplifiers are connected in tandem, then the overall
power gain of such a cascaded amplifier is the product of power gains of the individual
amplifier. It is, therefore, customary to define the power ratio on the logarithmic scale
since it an established fact that the power (or audio level) is related on the logarithmic
basis. The overall gain will easily be obtained by adding the logarithmic units rather than
multiplying.
The power gain in logarithmic scale is defined as :
P2
P1
bel
The unit bel was found to be quite larger unit for practical purposes, a smaller unit
known as decibel (db) is defined which is one - tenth of a bel.
1 bel = 10 db
So power gain in db is defined as:
P2
P1
db
P2
P1
= 10 log10 2 P1 db
P1
If on the other hand the power of the amplifier is attenuated by a factor of two i.e.
P1
P2 =
, there is the loss of power (reduced half); however, in db it will denoted by
2
3db (negative quantity) as:
P2
P1
P
= 10 log 10 1 db
2 P1
1
= 10 log10 = 10 log10 (2) = 10 x0.3010 = 3db
2
Further, if V1 and I1 are the voltage and current of the input of the amplifier; and
P
V2 and I2 are the voltage and current of the output of the amplifier, the ratio 2 is given
P1
as:
P2 V22 R2 I 22 R2
=
=
P1 V12 R1 I 12 R1
If R1 = R2, then
P2 V22 I 22
=
=
P1 V12 I 12
Thus power gain in db
P
= 10 log1 2
P1
V
= 20 log10 2
V1
I
= 20 log10 2
I1
Generally, the input and output impedances are not equal, so if the effect of
different impedances is ignored, the voltage gain or the current gain of the amplifier can
conveniently be expressed in decibels as:
V
= 20 log10 2 db = 20 log10 ( AV ) db
V1
I2
db = 20 log10 ( AI ) db
=
20
log
Current gain in db
10
I1
Voltage gain in db
Appendix II
Switches
Switch is a device used for opening and closing a circuit. Switches are designed in
variety of sizes, types and shapes. Some most commonly available switches are being
discussed.
(1) Single Pole Single Throw (SPST) Switches: The SPST switch also called toggle
switch, has one switch contact set and one conducting position. It can connect or
disconnect of a single wire or line. It is in fact a simple on off switch. This type of
switch can be used to switch the power supply to a circuit. Figure 1(a) shows the
symbolic representation of SPST switch and figure 1(b) shows the commercially
available switch.
Fig. 1(a)
Fig. 1(b)
(2) Push to On Momentary SPST Switch: Figure 2(a) shows the symbolic
representation of this switch and its physical appearance is shown in figure 2(b). This
switch returns to its normally open (OFF) position, when the push button is released. It
momentarily makes the connection. It is like the door bell switch.
Fig. 2(a)
Fig. 2(b)
(3) Push to Off Momentary SPST switch: This type of switch is shown in figure 3.
It performs the reverse function of push to on momentary switch, that is, the switch
returns to its normally close (ON) position, when the push button is released. It
momentarily breaks the circuit.
Fig. 3(b)
Fig. 3(a)
(4) Single Pole Double Throw Switch (SPDT): Such a switch has two ON positions.
It has three terminals, when the switching position is in the centre the two circuits will be
in the off positions. When the switch is thrown to either of the two positions it closes the
corresponding one circuit. Figure 4 shows its physical appearance and schematic
diagram.
Fig. 4(a)
Fig. 4(b)
(5) Double Pole Double Throw (DPDT) Switch: It has a pair of On Off switches
which operate together as shown by dotted lines of its schematic diagram (fig. 5a). Figure
5(b) shows its physical appearance.
Fig. 5(a)
Fig. 5(b)
(6) Push Push Switch: Physical appearance of this type of switch is shown in figure 6.
It looks like a momentary action push switch but it is standard on off switch. It is
switched to on when pushed once and it is pushed off when pushed again. This is called a
latching action.
Fig. 6
(7) Reed Switch: The reed switches have a glass body inside which micro switches
usually SPST are there. It is shown in figure 7. Its contacts are closed when a small
magnet is brought near the switch. Such switches may be used in security circuits.
Fig. 7
(8) DIP (Dual in line parallel) Switch: This switch is a set of miniature SPST on
off switches is a dual in line integrated circuit package. Figure 8 shows such switch
containing 8 miniature switches.
Fig. 8
(9) Rotary Switch: Rotary switches have 3 or more conduction positions, by rotating
the shaft connections to different poles may be made. Figure 9 shows the schematic and
physical appearance of such switch.
Fig. 9(a)
Fig. 9(b)
_________
Appendix III
Resistances
Resistances are the passive elements used in electronics. They are measured in
ohms (). The resistances are available in different variety. While using the resistance
one should know the following specifications of the resistances.
Specifications
Remarks
1.
Nominal Value
in ohms
2.
Tolerance
in X %
3.
Wattage
in watts
4.
5.
Stability
in %
The most widely used resistances are carbon composition, carbon film, metal film
and wire wound. The carbon composition resistors are inexpensive and therefore,
generally used in entertainment purposes. They are not very stable and their tolerances
are also not very good. Metal films resistances are, however, very stable and its
tolerances are also very good. They are costly. Such resistances are used in the circuits in
which accuracy is the important factor. The wire wound resistances are available in high
wattages; the size of such resistors increases as the wattage is increased. Such resistances
are never used in high frequency circuits.
The nominal value and the tolerance of the resistances are obtained from the color
bands indicated on the resistances. Each resistance has four color bands and each color
band represents a number shown in tabe1.
Table 1
The Resistor
Color Code
Color
Number
Black
Brown
Red
Orange
Yellow
Green
Blue
Violet
Grey
White
Figure 1 shows the color code of one resistance. This resistor has red (2), violet
(7), yellow (4 zeros) and gold bands 5%. So its value is 270000 5%= 270 K 5%.
Fig. 1
Small value resistors (less than 10 ohm): The standard color code cannot show values
of less than 10 . To show these small values two special colors are used for the third
band: gold which means 0.1 and silver which means 0.01. The first and second bands
represent the digits as normal.
For example: The color code of 2.7
Fig. 2
The potentiometers are available in linear and logarithmic tracks. The linear track
means that the resistance changes at a constant rate as the wiper is moves. In most of the
electronic circuits LIN potentiometers are use. However, in log potentiometers, the
resistance changes slowly at one end of the track and changes rapidly at the other end, so
halfway along the track is not half the total resistance. These types of potentiometers are
used for volume controls in audio equipments.
Preset potentiometers: Preset pots are used where precise variation of resistances is
required. Preset pots are available in single turn and multi-turn pot. The screw is provided
in multi-turn pots. The screw moves the slider from one end of the track to the other end
giving the very fine control. Figure 3 shows such presets.
Fig. 3
Multi - turn
Appendix IV
Capacitors
Capacitors store electric charge. The capacitors are also used in filter circuits
because it easily pass AC (changing) signals but they block DC (constant) signals. The
capacity of a capacitor is its ability to store charge. A large capacitance means that more
charge can be stored. Capacitance is measured in farads, and its symbol is F. However 1
F is very large, so prefixes are used to show the smaller values.
Three prefixes (multipliers) used with Farad F are (micro), n (nano) and p (pico):
1 F = 10-6 F
1 nF = 10-9 F
1 pF = 10-12 F
All capacitors are generally classified in to two categories, namely:
(1) Fixed Capacitors and
(1) Fixed Capacitors: The fixed capacitors can be sub-divided into two groups.
(a) Electrolytic capacitors: They are large value capacitors (more than 1 F). These
capacitors use electrolyte (borax or carbon salt) as the negative plate. An Aluminium
anode acts as the positive plate, while a thin film of Aluminium oxide on the anodes acts
as the dielectric. The electrolytic capacitors are used in circuits where a dc voltage is
present, because it requires the dc polarizing voltage. Since Electrolytic capacitors are
polarized so they must be connected to the correct polarity. At least one lead of the
electrolytic capacitor is marked as + or -. They are not damaged by heat when soldering.
Fig. 1(a)
Fig. 1(b)
The value of electrolytic capacitors is printed on the capacitor with their voltage
ratings (fig.1). The voltage rating of the capacitors should always be checked while
selecting an electrolytic capacitor. In the circuits, one should use the capacitors with a
voltage rating greater than the circuit's power supply voltage; otherwise the capacitor
may be damaged. The symbolic representation of the electrolytic capacitor is shown in
figure 1(a).
(b) Non electrolytic capacitors: It includes paper, mica and ceramic capacitors. These
capacitors have no polarity requirement, i.e., they can be connected in either direction in
the capacitors. They are low value capacitors (less than 1F) with small size. The circuit
symbol and its physical appearance of these capacitors are shown in figure 2.
Fig. 2(a)
Fig. 2(b)
To find the value of these capacitors a number code is often used on small capacitors
where printing is difficult:
Fig. 3(a)
Fig. 3(b)
Fig. 4(a)
Fig. 4(b)
___________