Vlsi - Objective-Questions PDF
Vlsi - Objective-Questions PDF
Unit-1
1. Which of the material used as gate [ ]
2. The ---------- of the VLSI chip ranges from pre-assembly wafer preparation to fabrication techniques
for the packages that provide electrical connections and mechanical and environmental
protection [ ]
a) low ground resistance . b) short signal leads c) minimum power supply spiking d) All
4. A MOS transistor which has conducting channel region at zero gate bias is called [ ]
5. If packing density area and performance are the constraints, power dissipation is not a constraint, the
technology you prefer [ ]
6. The speed of the CMOS logic is less, when compared to other technologies due to [ ]
a) High noise immunity b) High input capacitance c) High driven current d) All
a.)Logic high input b) Logic low input c) Logic high output d) Logic low output
Unit-2
8. When voltage is applied on the gate of a MOS transistor channel between source and drain ____
Unit-3
1. MOS circuits are formed from the following basic layers ________
2. The layers of the MOS circuits are isolated from each other by _______
3. 3.When Polysilicon and thinox regions cross each other forms __________
Unit-4
1. Switch logic is based on ___________
16. The no. of gates that can be connected at the input is __________
17. Fan-out is the no. of inputs that the gate can drive with out worst case is ________
18. The ability of an output to charge or discharge stray capacitance the input is ________
19. While considering choice of layers Vdd and Vss should be _________
Unit-5
1. For the 4X4 bit barrel shifter, the regularity factor is given by
a. 8 b . 4 c . 2 d 16
2. The level of any particular design can be measured by
a. SNR b .Ratio of amplitudes c. regularity d. quality
3. In tackling the design of system the more significant property is
a. logical operations b . test ability c . topological properties d .nature of architecture
4. Any bit shifted out at one end of data word will be shifted in at the other end of the word is
called
a. end-around b. end-off c. end-less d. end-on
5. In the VLSI design the data and control signals of a shift register flow in
a. horizontally and vertically b. vertically and horizontally c. both horizontally d .both
vertically
6. The subsystem design is classified as
a. first level b. top level c. bottom level d. leaf-cell level
7. The larger system design must be partition into a sub systems design such that
a. minimum interdependence and inter conection b.complexity of interconnection
14. The representation of basic cell used in multiplier is = latch GFA = gated full adder
Pi = partial product sum in ,P = partial product sum out ,Ci = carry in,C = carry out
d = line required for two's complement operation
15. he carry chain in adder is consist with
a. cross-bar swith b. transmission gate c. bus interconncection d. pass transistors
16. VLSI design of adder element basically requires
a. EX-OR gate, Not and OR gates b. multiplexers, inverter circuit and communication paths
c. multiplexers, EX-OR and NAND gates d. inverter circuits and communication paths
19. The ALU logical functions can be obtained by a suitable switching of the
a. carry line between adder elements b. sum line between adder elements
b. carry line between shifter & buffer
c. sum line between shifter & buffer
20. To fast an arithmetic operations, the multipliers and dividers is to use architecture of
a. parallel b. serial c. pipelined d. switched
Unit-6
Unit-7
1. The advantage of pre-charge evaluate logic is___________ .
2. Standard cells can be placed ___________ on silicon chip.
3. DRAM is widely used because___________
4. Pre designed logic cells are known as ___________
5. Standard cell areas in CBIC area ___________
6. Power busses are also known as ___________
7. Inter connections are ___________ in FPGA.
8. Device sizes in gate array are ___________.
9. The small squares on the edge of the cell are raised for ___________
10. Connecting data path element to form a data path results in ___________ and
___________ layout than using standard cells
11. Cross talk results from ___________
12. Silicon circuitry is connected to outside world by ___________
13. LUT is used in ___________
14. In full custom ASIC design all the layers are ___________
15. FPGA is a ___________
16. PAL and PLA are known as ___________
17. The output of a physical design is ___________
18. IN a PLA ___________ are programmable
19. The size of an IC is generally measured by ___________
20. CLB are used In___________
Unit-8