Lec21 Float Zone Techniques PDF
Lec21 Float Zone Techniques PDF
manufacturing
Contents
1 Introduction 1
2 Poly Si manufacture 2
4 Wafer manufacturing 9
1 Introduction
The first step in integrated circuit (IC) fabrication is preparing the high
purity single crystal Si wafer. This is the starting input to the fab. Typically,
Si wafer refers to a single crystal of Si with a specific orientation, dopant
type, and resistivity (determined by dopant concentration). Typically, Si
(100) or Si (111) wafers are used. The numbers (100) and (111) refers to
the orientation of the plane parallel to the surface. The wafer should have
structural defects, like dislocations, below a certain permissible level and
impurity (undesired) concentration of the order of ppb (parts per billion).
Consider the specs (specifications) of a 300 mm wafer shown in table 1 below.
The thickness of the wafer is less than 1 mm, while its diameter is 300 mm.
Also, the wafers must have the 100 plane parallel to the surface, to within 2◦
deviation, and typical impurity levels should be of the order of ppm or less
with metallic impurities of the order of ppb. For doped wafers, there should
be specific amounts of the desired dopants (p or n type) to get the required
resistivity.
1
MM5017: Electronic materials, devices, and fabrication
2 Poly Si manufacture
The starting material for Si wafer manufacture is called Electronic grade Si
(EGS). This is an ingot of Si that can be shaped and cut into the final wafers.
EGS should have impurity levels of the order of ppb, with the desired doping
levels, so that it matches the chemical composition of the final Si wafers. The
doping levels are usually back calculated from resistivity measurements. To
get EGS, the starting material is called Metallurgical grade Si (MGS). The
first step is the synthesis of MGS from the ore.
The starting material for Si manufacture is quartzite (SiO2 ) or sand. The
ore is reduced to Si by mixing with coke and heating in a submerged elec-
trode arc furnace. The SiO2 reacts with excess C to first form SiC. At high
temperature, the SiC reduces SiO2 to form Si. The overall reaction is given
by
SiC (s) + SiO2 (s) → Si (l) + SiO (g) + CO (g) (1)
The Si(l) formed is removed from the bottom of the furnace. This is the MGS
and is around 98% pure. The schematic of the reducing process is shown in
figure 1. Typical impurities and their concentrations in MGS is tabulated in
2. MGS is used for making alloys. From table 2 it can be seen that the main
2
MM5017: Electronic materials, devices, and fabrication
This process is carried out in a fluidized bed reactor at 300◦ C, where the
trichlorosilane gas is removed and then reduced using H2 gas.
3
MM5017: Electronic materials, devices, and fabrication
Figure 2: Schematic of the process to purify MGS to obtain EGS. The process
involves conversion of silicon to trichlorosilane gas, which is purified, and then
reduced to obtain silicon. Adapted from Synthesis and purification of bulk
semiconductors - Barron and Smith
4
MM5017: Electronic materials, devices, and fabrication
2. Float zone technique - this is mainly used for small sized wafers.
The float zone technique is used for producing specialty wafers that
have low oxygen impurity concentration.
1. Furnace
4. Control system
The starting material for the CZ process is electronic grade silicon, which
is melted in the furnace. To minimize contamination, the crucible is made
of SiO2 or SiNx . The drawback is that at the high temperature the inner
liner of the crucible also starts melting and has to replaced periodically. The
5
MM5017: Electronic materials, devices, and fabrication
6
MM5017: Electronic materials, devices, and fabrication
7
MM5017: Electronic materials, devices, and fabrication
8
MM5017: Electronic materials, devices, and fabrication
4 Wafer manufacturing
After the single crystal is obtained, this needs to be further processed to
produce the wafers. For this, the wafers need to be shaped and cut. Usually,
industrial grade diamond tipped saws are used for this process. The shaping
operations consist of two steps
Before further processing, the ingots are checked for resistivity and orienta-
tion. Resistivity is checked by a four point probe technique and can be used
to confirm the dopant concentration. This is usually done along the length of
the ingot to ensure uniformity. Orientation is measured by x-ray diffraction
at the ends (after grinding).
After the orientation and resistivity checks, one or more flats are ground
along the length of the ingot. There are two types of flats.
2. Secondary flat - this used for identification of the wafer, dopant type
and orientation.
The different flat locations are shown in figure 7. p-type (111) Si has only one
flat (primary flat) while all other wafer types have two flats (with different
orientations of the secondary flats). The primary flat is typically longer than
the secondary flat. Consider some typical specs of 150 mm wafers, shown
in table 4. Bow refers to the flatness of the wafer while ∆t refers to the
thickness variation across the wafer.
After making the flats, the individual wafers are sliced per the required thick-
ness. Inner diameter (ID) slicing is the most commonly used technique. The
cutting edge is located on the inside of the blade, as seen in figure 8. Larger
wafers are usually thicker, for mechanical integrity.
After cutting, the wafers are chemically etched to remove any damaged and
9
MM5017: Electronic materials, devices, and fabrication
Figure 7: Flats for the different wafer types and orientations. All orientations
and doping types have a primary flat, while there are different secondary flats
for different types (a) p(111) (b) n(111) (c) p(100) and (d) n(100). Adapted
from Microchip fabrication - Peter van Zant.
10
MM5017: Electronic materials, devices, and fabrication
Figure 8: Inner diameter wafer slicing, used for cutting the ingots into indi-
vidual wafers. The thickness is slightly higher than the final required thick-
ness to account for material loss due to polishing. Adapted from Microchip
fabrication - Peter van Zant.
11