Extraction and Simulation of Complex Silicon Interposer Structures GIT2012
Extraction and Simulation of Complex Silicon Interposer Structures GIT2012
11/15/2012
Sooyong Kim
Area Technical Manager
1 © 2012 ANSYS, Inc. November 19, 2012 Apache Design,
Apache Design,a asubsidiary
subsidiary of
of ANSYS
Project Background
• Interest in tool arose from experience supporting electrical power distribution in 3D
IBM interposer module
– Simple model (two pins) vs. entire interposer
– Difficulties in model extraction (Several tools)
– Large run times/capacity issues even for simple models
– No direct IR drop data across interposer
– No direct dynamic simulations
– Strategic tool for future 3D designs
• Redhawk from Apache team in Ansys for interposer/chip carrier electrical analysis &
3D modules
– IR drop (DC analysis/ EM analysis)
– Dynamic (Transient analysis)
– Power model extraction (SPICE parasitic model, CPM )
– Point to point resistance Check
Tool B
1 2
5 4
C * From J. Audet
10 © 2012 ANSYS, Inc. November 19, 2012 Apache Design, a subsidiary of ANSYS
Hendrix Small Test Case Details
• Results for dynamic simulation
• Name and size of gds/lef file: hendrix_vdd_grn.gds (28KBytes),
hendrix_3_18_09.def (8.3MBytes)
• Machine run: bucksport (Linux64) in IBM EFK
• Linux OS: Redhat v5.2
• Processor: AMD Opteron 252 - 2 2.6 GHz
• Total physical memory: 10G
• Run time used by Redhawk: 8 mins 0 secs.
• Memory used by Redhawk: 1.324 GBytes
• Diskspace used by Redhawk: 362 Mbytes
• Improvement in model size/run time vs. existing
8 mins vs. 1 week runtime
13 13 © 2012 ANSYS, Inc. November 19, 2012 Apache Design, a subsidiary of ANSYS
Enabling 3D/2.5D Designs
Shared P/G network and SSN in multiple designs
Needs simultaneous multi-die simulation for shared noise
Concurrent analysis: Model based analysis:
(a) Full-layout visibility of all IC / interposer (a) Inclusion of CPM for some dies
(b) hierarchical capacity (b) Interposer modeling
14 © 2012 ANSYS, Inc. November 19, 2012 Apache Design, a subsidiary of ANSYS
Model Based CPS Convergence
view On die
Decap C Metal
C4 PG Bump
C Pkg
On Board
decap
CPM
VRM
view
C4 PG Bump
in Sentinel From RedHawk On Board
C Pkg
decap
15 © 2012 ANSYS, Inc. November 19, 2012 Apache Design, a subsidiary of ANSYS
What is CPM?
Package/Board
Multi-domain, distributed model Model
Apache Ecosystem
16 © 2012 ANSYS, Inc. November 19, 2012 Apache Design, a subsidiary of ANSYS
What is CPM?
CHIP DATA
Layout Library
(Early to Sign-off)
CHIP ANALYSIS
Static (Iavg, R)
Chip Power Model
Modes Frequency domain (RLC)
Time-domain (I(t), RLC)
17 © 2012 ANSYS, Inc. November 19, 2012 Apache Design, a subsidiary of ANSYS
CPM Benefits Against Traditional Models
Traditional die model Traditional CPM™
Apache Die Model
RedHawk (SoC)
Chip Current
Layout Library
18 © 2012 ANSYS, Inc. November 19, 2012 Apache Design, a subsidiary of ANSYS
Multi-die Analysis Framework
Memory Logic
Silicon
Interposer
19 © 2012 ANSYS, Inc. November 19, 2012 Apache Design, a subsidiary of ANSYS
Apache Design Inc. ( Subsidiary of Ansys )
www.apache-da.com
www.ansys.com
20 © 2012 ANSYS, Inc. November 19, 2012 Apache Design, a subsidiary of ANSYS