DFM Assembly Guidelines1 PDF
DFM Assembly Guidelines1 PDF
/conversion/tmp/scratch/469965874.doc
Page 1
PRELIMINARY ONLY
1.0 DESIGN STRATEGY
All PCBs will be designed with the following preference guidelines for choice of
components, placement, and track size. This strategy is intended to make maximum
use of ANS Design and Manufacturing capabilities and to minimize overall
manufacturing costs:
A. FULL SMT. COMPONENT SIDE ONLY
B. FULL SMT. ON BOTH COMPONENT AND SOLDER SIDES
C. MIXED SMT. AND PTH. ON COMPONENT SIDE ONLY
D. MIXED SMT. AND PTH. WITH ACTIVE SMDS ON THE COMPONENT SIDE
AND PASSIVE COMPONENTS ON SOLDER SIDE
/conversion/tmp/scratch/469965874.doc
Page 3
PRELIMINARY ONLY
shearing the board from a panel. From an assembly aspect a minimum edge clearance
of 0.150-.200 inches is required on the primary and secondary sides of the PCB.
Internal tracks and planes must not be designed closer than 0.050 inches to the card
edge.
3.4 Placement of Polarized Components
It is preferred that all polarized components be placed on the PCB in the same
orientation.
/conversion/tmp/scratch/469965874.doc
Page 5
PRELIMINARY ONLY
3.12 Standard Hole Sizes
Use the minimum number of hole sizes as possible (8 or less).
4.2 Others
A. Use pull up or pull down resistors on input lines.
B. Connect unused gates and control lines to VCC or ground through a resistor.
C. Interrupt jumpers to isolate sensitive test areas and oscillators.
D. Probe contact on unused control lines and gate output.
E. Probe contact on both sides at unused inverters.
/conversion/tmp/scratch/469965874.doc
Page 6
PRELIMINARY ONLY
B. If the PBA requires markings to be used by the customer (option blocks, switches,
LEDs, etc.) these markings must be screened or etched on the board. A minimum of
0.060 inch text.
C. A minimum of 0.020 inches designed clearance is required between SMT pads and
silkscreened markings.
D. Ink used must not deteriorate or bleed contaminants on to SMT or thru-hole pads under
exposure to IR Reflow, Vapor phase Reflow, Freon cleaning or wave soldering.
Manufacturing Data
Test
Test Drill Files
Manufacturing
X-Y Coordinates of all Components
Electronic BOM (Excel, CSV, or TXT)
Conventional Component Auto-insertion
Auto Inspection Data
Test Node Data
/conversion/tmp/scratch/469965874.doc
Page 8
PRELIMINARY ONLY
Figure 4A
[0.050
in.]
[0.060 in.]
[0.060 in.]
[0.040
in.]
[0.025 in.]
[0.050 in.]
[0.040 in.]
[0.025 in.]
BGA
/conversion/tmp/scratch/469965874.doc
Page 9
PRELIMINARY ONLY
Figure 4B
.040”
Stake
Pins
.040”
.060”
.070”
DIP
.040”
.050”
.040”
.040”
Figure 5 .070”
PGA Outline
.060
/conversion/tmp/scratch/469965874.doc
Page 10
.060
PRELIMINARY ONLY
.060
AUTOMATIC INSERTION OF
THRU HOLE COMPONENTS:
Thru Hole
Tooling
.100 .100
IC Outline
SMT Parts interfere with
thru hole tooling Axial
Outline
(See Figure 6)
FIGURE 5 (continued)
.100
Pads for Leads
.040 .040
.040
/conversion/tmp/scratch/469965874.doc
Page 11
PRELIMINARY ONLY
Note: All dimensions in mils/.001 inches (shown from pad to pad)
Figure 6
Clinch Tooling to SMT Clearance (Bottom side)
DIP Component
SIDE VIEW
FRONT OF
MACHINE
Surface Mount
Component
.111”
Clinch Tooling A
A = (Tooling Lead Count) x .100 + .111
2
END VIEW
Component Distance
Height From
Center Line
.120 X .860
.090 X .780
.060 X .600
.050 X .509
.040 X .422
.030 X .334
.020 X .246
/conversion/tmp/scratch/469965874.doc
Page 12
PRELIMINARY ONLY
Figure 7A
Acceptable Layout
.010”
MIN
.010
MIN
.020
MIN
.040
.020 MIN
MIN .010
MIN
Figure 7B
/conversion/tmp/scratch/469965874.doc
Page 13
PRELIMINARY ONLY
Acceptable Layout
Tented Via
.010”
MIN
.010” .008”
MIN MIN
.020” .010”
MIN
Un-tented Via
/conversion/tmp/scratch/469965874.doc
Page 14
PRELIMINARY ONLY
Figure 8A
Unacceptable Layout
TOO
TOO SHORT
LARGE
NOT PERPENDICULAR
(ACID TRAP)
TOO
CLOSE
TOO
CLOSE
AVOID
Putting
Via’s in
Pads TOO
SHORT
/conversion/tmp/scratch/469965874.doc
Page 15
PRELIMINARY ONLY
Figure 8B
Unacceptable Layout
AT PAD EDGE
/conversion/tmp/scratch/469965874.doc
Page 16
PRELIMINARY ONLY
Figure 9
.200”
.200”
PCB Panel
(W) = 16.00” MAX
.200”
TOOLING HOLES
.127 DIA +.002
.200” .200” -.000
(3 PLCS)
/conversion/tmp/scratch/469965874.doc
Page 17
PRELIMINARY ONLY
Figure 10A
/conversion/tmp/scratch/469965874.doc
Page 18
PRELIMINARY ONLY
Figure 10B
/conversion/tmp/scratch/469965874.doc
Page 19
PRELIMINARY ONLY
Figure 11
/conversion/tmp/scratch/469965874.doc
Page 20
PRELIMINARY ONLY
Figure 12A
Not less
than .
100”
/conversion/tmp/scratch/469965874.doc
Page 21
PRELIMINARY ONLY
Figure 12B
MIN .150”
Board Direction
MIN .300”
** Avoid staggering or placement of uncommon package types behind each other for wave
soldering.
** For mix technology designs, the use of sots, tantalum capacitors, and SOIC’s should be
avoided on the secondary side.
/conversion/tmp/scratch/469965874.doc
Page 22
PRELIMINARY ONLY
Figure 13
Fiducial Pad
Figure 14
FIDUCIAL
FIDUCIAL
MIN .100”
FIDUCIAL
TOOLING HOLE
/conversion/tmp/scratch/469965874.doc
Page 23
PRELIMINARY ONLY
Figure 15
CARD EDGE
.150”-.200”
.150”-.200”
/conversion/tmp/scratch/469965874.doc
Page 24
PRELIMINARY ONLY
REVISION LOG
Revisio
Date Author Change Description
n
A 1/28/04 G. Mitchell New
B 4/4/05 G. Mitchell Updated all Figures to MS Word.
/conversion/tmp/scratch/469965874.doc
Page 25