Advanced VLSI Design CMOS Processing Technology
Advanced VLSI Design CMOS Processing Technology
For technologies <180 nm, a process called shallow trench isolation (STI) can provide
SiO2 trenches that are 140 nm wide and 400 nm deep.
Good for isolation of analog or memory sections from digital sections.
Trench
Silicon nitride
Pad oxide
n-well p-well n-well
1
Advanced VLSI Design CMOS Processing Technology CMPE 640
Trenches are filled using CVD (does not consume underlying silicon).
The process also allows for the closer packing of nMOS and pMOS transistors.
2
Advanced VLSI Design CMOS Processing Technology CMPE 640
Gate stack
Modern processes overlay consecutive layers of SiO2 followed by oxynitrided oxide (nitro-
gen added).
Nitrogen increases the dielectric constant, decreasing the effective oxide thickness (for a
given oxide thickness, it performs like a thinner layer).
Advanced processes give the designer several oxide thickness options, that trade off perfor-
mance and gate leakage current.
3
Advanced VLSI Design CMOS Processing Technology CMPE 640
Self-aligned polysilicon gate process: Poly acts as a mask for the precise alignment of the
source and drain with the gate.
Gate oxide
4
Advanced VLSI Design CMOS Processing Technology CMPE 640
gate
The source and drain implant concentration are relatively low (lightly doped drain or
LDD), which reduces the electric field at the drain junction.
In order to reduce resistance, a silicon nitride spacer is added that acts as a mask to implant
a deeper level of diffusion.
Deep source drain diffusion Si3N4 spacer
gate
n+ n+
Trench oxide p-well Trench oxide
The resistance of the gate, source and drain regions are reduced by introducing a refractory
metal.
Tantalum, molybdenum, titanium or cobalt.
6
Advanced VLSI Design CMOS Processing Technology CMPE 640
Dielectric added, CMP applied, contact holes cut and metal 1 applied.
7
Advanced VLSI Design CMOS Processing Technology CMPE 640
Thin gate oxides also enhance Ion, however, very thin oxides also add gate leakage.
Thicker gate oxides: I/O, medium: low leakage logic, thin: speed paths.
1)
lightly doped
n-type Si (n-)
Sapphire
8
Advanced VLSI Design CMOS Processing Technology CMPE 640
Sapphire Sapphire
3) 6)
p- n- n+ n+ n-
Sapphire Sapphire
Thinox 7)
4)
p- n- n+ n+ p+ p+
Sapphire Sapphire
Oxidation + metalization
9
Advanced VLSI Design CMOS Processing Technology CMPE 640
Proposed materials: hafnium oxide, HfO2 (k=20), zirconium oxide, ZrO2 (k=23) and
silicon nitride, Si3N4 (k = 6.5-7.5) vs. SiO2 with k=3.9.
Low-leakage transistors
Subthreshold leakage (drain to source) caused by inability of gate to turn off the chan-
nel.
finfets represent a solution in which gate surrounds channel on three sides, instead of
just on top.
gate oxide
Width is defined by
the height of the fin.
10
Advanced VLSI Design CMOS Processing Technology CMPE 640
Popular for communication circuits because of good radio frequency (RF) perfor-
mance (often better than III-V compounds such as GaAs and InP.
SiGe also used to improve speed in conventional MOS by creating strained silicon.
Implanted germanium atoms stretch the silicon lattice, improving mobility up to
70% (for a 30% performance increase).
Copper interconnect
Copper has lower resistance than aluminum.
11
Advanced VLSI Design CMOS Processing Technology CMPE 640
Copper interconnect
To prevent contamination, barrier layers are created using a new metallization process
called damascene.
Aluminum is subtractive (add everywhere and etch) while copper is additive, fill the
trenches.
Conductive Ta or TaN film
Copper
Etch stop
Low-k dielectrics
Adding fluorine and carbon to SiO2 reduces dielectric constant < 3.0
12
Advanced VLSI Design CMOS Processing Technology CMPE 640
Mixed signal applications drive the need for high quality resistors, capacitors, inductors
and transmission lines.
Many processes support special processing steps for these, e.g. metal-insulator-metal
(MIM) capacitor.
When npn and pnp (bipolar) devices are available, the process becomes BiCMOS.
Nanotechnology is a hot area -- seeks alternative structures to replace CMOS when scaling
runs out of steam.
Carbon nanotube transistors are an example.
13
Advanced VLSI Design CMOS Processing Technology CMPE 640
Design rules represent the best compromise between performance and yield
More conservative rules increase yield.
More aggressive rules increase performance.
Design rules represent a tolerance that ensures high probability of correct fabrication
They are NOT a hard boundary between correct and incorrect fabrication.
14
Advanced VLSI Design CMOS Processing Technology CMPE 640
Micron rules: List of minimum feature sizes and spacings for all masks.
For example, 3.25 µm for contact-poly-contact (transistor pitch) and 2.75 µm
metal 1 contact-to-contact pitch.
Micron rules can result in as much as a 50% size reduction over λ rules.
Advanced technologies also have antenna rules, layer density rules and resolution
enhancement rules (e.g. all poly is vertical OR horizontal, not both).
15