0% found this document useful (0 votes)
21 views

Introduction To VLSI Systems: CSE 441 / EE 309

1. The document introduces MOSFET basics, including the atomic structure of silicon and germanium, and how doping creates intrinsic and extrinsic semiconductors. 2. It describes how doping silicon with phosphorus creates an N-type semiconductor with extra electrons, while doping with boron creates a P-type semiconductor with extra holes. 3. Diagrams show how a PN junction is formed between a P-type and N-type semiconductor, and how applying a reverse bias increases the depletion width of the junction.

Uploaded by

Emraj Khan
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
0% found this document useful (0 votes)
21 views

Introduction To VLSI Systems: CSE 441 / EE 309

1. The document introduces MOSFET basics, including the atomic structure of silicon and germanium, and how doping creates intrinsic and extrinsic semiconductors. 2. It describes how doping silicon with phosphorus creates an N-type semiconductor with extra electrons, while doping with boron creates a P-type semiconductor with extra holes. 3. Diagrams show how a PN junction is formed between a P-type and N-type semiconductor, and how applying a reverse bias increases the depletion width of the junction.

Uploaded by

Emraj Khan
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
You are on page 1/ 24

Introduction to VLSI Systems

CSE 441 / EE 309

Lecture #2

MOSFET Basics 1
1
Atomic Structure

+ 2n2
Electrons/orbit

Less energy

More energy
2
Intrinsic Semiconductors
(Si, Ge)
Silicon /Germanium
atom
(14/32 electrons)

Intrinsic semiconductor
(no carriers at 00 K)
3
Intrinsic Semiconductor
Room Temp

ni = pi
4
Extrinsic (Doped) Semiconductors

Phosphorus
(pentavalent)

Positive
Ion

N type semiconductor
(n >> p at room temp)
5
N Type Semiconductors

+ + +
+ +
+ n >> p
+ +
+
+ +
+ +
+
+ +
+
+ +
+
+ +

6
P Type Semiconductors
Boron
+ + +
Trivalent
+
+
+ +
+
p >> n
+
+ + +
+
+ +
+
+ +

7
Intrinsic and extrinsic
Semiconductors

Intrinsic semiconductor
Intrinsic semiconductor N type semiconductor
(no carriers at 00 K)
(ni = pi at room temp ) (ni >> pi at room temp)

+ + + + +
+ + +
+ + + + + + + +
+ + +
+ + +
+
+
+ + + + + +
+ +
+ + + + + + ++
+ +
N type semiconductor P type semiconductor
(n >> p at room temp) (p >> n at room temp)
8
PN Junction
+ + + + + +
+ +
P- + + + + + +
+ + + + + N+
+ + + +
+
+ + + + + + + +
+ + +
+ + + + + +
p >> n n >> p
+ + + + +
+ +
+ + + + +
+
+ + +
P- + + + N+
+ + +
+ + +
+ + + + + + + + +

Depletion Region

P-N Junction
9
PN Junction – Reverse Biasing
+ + + + + +
+ +
p >> n + + + + + n >> p
+ + +
P- + + + N+
+ + +
+ + +
+ + + + + + + + +

+ + +
+ +
P- + + + + + N+
+
+ + +
+ + + +
+ + +
+ + +
+ + + + + +
+ + +

Depletion Width
Reverse Bias Increases 10
nMOSFET
Polysilicon SiO2
Gate
Source
Drain

W
tox
n+ n+
L
p- silicon
p+ silicon

Bulk (substrate)

11
pMOSFET
Gate Polysilicon
Drain Source Well

W
p+ p+ n+
L
n well

p-silicon
p+silicon

Bulk (substrate)
12
Objective: to have current flow
between Source and Drain
If this can
+
Vds Vds +
be achieved !!
Ids Ids

Gate Gate

Source Drain Source Drain


- - - - - - - ---
+-- n+ -- + +++++++ -- n+ --- + +-- n+ --- - - - - - - ---- n+ -+
-
+ -- - - - - - - - - - -+ + + - - - -
+ + + + --- --- --- - + -
+ - -- - -- - -- - + + +
-
+ + --- --- --- - +
+ + + ++ + + + ++ L + + + + + + +
+ + + + + + +++ + + + + ++ + + + +
+ + + + + + ++ + + + ++
+ + + + + + ++ +++ + + ++ + + + ++ + + ++++ + ++ +++ + + ++ + + +
+ + + + + + + + + P- + + + + + + + + + + P- +

13
NMOS Transistor Gate Substrate
Capacitor
Gate
Polysilicon SiO2
Gate SiO2
Source
Drain tox
W p-
tox
L
substrate
n+ n+
L
Poly
p- silicon + SiO2
+ + +
p+ silicon + +
+ + + +
+ + + p-type
+ +
+ + + +
Bulk
(substrate)

14
Capacitor Charging

_
+ ++ + ++ + _ __
++ _ _
+
+ +
+
_
_
+ ++ + __ _ _ __
_
+
_ _ __ __ _ __ _ +
_ +
+ ++ +

15
The MOS Capacitor
Very Small Positive Voltage to Poly

Poly ++ + + + + + + + + + + + + +
SiO2
+ + + +
+ +
+ + + + + _
+ + + + + + + +
+ + + + + +
+ + + + +
+ Holes are repelled, +
+ +
+
+ +++ +
+
depleting the top +
++ + + + +

Flat Band
Depletion

16
The MOS Capacitor
Small Positive Voltage to Poly

+ + + + + + + + ++ + + + + + + + + + + + +
+ + + + + + + + + ++ + + + + + + + + + + +
SiO2

n << Ions Vgs


+ + + +
+ +
+ _
+ + + + +
+ +
+ + +
+ + + ++
+ + +
+ + + +
+ + +
+ +
+ ++ +
P- silicon

Weak Inversion
17
Threshold Voltage Vth
More Positive Voltage to Poly Vgs = Vth

+ + + + + + + + ++ + + + + + + + + + + + +
+ + + + + + + + + ++ + + + + + + + + + + +
SiO2
n  Ions

+ + + +
+ + _ Vgs
+ + +
+ + + + +
+ + + + +
+ + + + + ++
+ + + + + +
+ + + + +
+ + +
+
+ + +
P- silicon

Moderate Inversion
18
Strong Inversion
Much More Positive Voltage Vgs >> Vth

+ + + + + + + + ++ + + + + + + + + + + + +
+ + + + + + + + + ++ + + + + + + + + + + +
SiO2
n >> Ions
+ + + +
+ + + +
+ + + _
+ + + + + +
+ + Vgs
+ + + + +
+ + +
+ + + ++
+ + + +
+ + + + +
+ + + + +
+ + +
+ + +
+ + + +
P- silicon

Strong Inversion
19
Threshold Voltage Vth
Less Positive More Positive Much More Positive
++ ++ + + + + + + + + + + +++++++ ++++++ ++++ + + +++++ ++++ ++++++++++++++ ++
++++++++++++++++++++
+++++
+ + + +
SiO2

+ + + + + + + + + + + + + + ++ + ++ + ++
+ + + + + + + + + + + + + ++
+ + + + + ++ +
+ ++ + + + + + + + + +
+ + + + + + + + ++
+ + + + + + + + +++ + + + + + + ++ + + + + + ++ + +
+ + + + + +
+ ++ + + + + ++ +++ + + ++ +++ +

Weak Inversion Moderate inversion Strong inversion


n<< Ions n  Ions n >> Ions
V < Vth V = Vth V >> Vth
Vth Minimum Voltage for
Inversion
20
Cutoff: Ids = 0
Vds +
=0
+ Ids = 0
Vgs
=0
Gate D
Ids
Source Drain +
- - - - - - - - -- G
+ -- n+ -- + ++ + + +++ -- n+ --- + Vds =0
+ - - - - - - - - - - - -+ + + - +
+ + + + --------- - +
+ + + ++ + + + ++ L + + + + + + + Vgs =0 -
+ + + + + + + + S
+ + + + + ++ + + + + ++ + + + + + + + -
+ + + + + + + + + P-

21
First Approximation:
Threshold Voltage
Vgs < Vth Vgs > Vth

Gate Gate
Source Drain Source Drain
+ n+ + + + + n+ + + n+ + + + + n+ +
+ + + ++ + + + + + ++ + +
+
+ + + + + +++++ + + L + + + + + + + +
+ + + + + +++++ + + L + + + + + + +
+ + ++ + + + + + + + ++ + + + + +
++ + + +++ + + + + + ++ + + ++ + + +++ + + + + + ++ + +
+ + + + + + + p- + + + + + + +
+
+ + + + + + + p- + + + + + + +
+

No surface electrons Plenty of surface 22


electrons
Surface Charge with Vgs
Vgs > Vth Vgs > >Vth

Gate Gate

Source Drain Source Drain


+ n+ n+ + + n+ + ++ + n+ +
+ ++ + + + ++ + ++ +
+ + + + ++ + +
+ + + ++ + +++++ + L + ++ + + + + + + + + ++ ++ ++ ++ + L + + + + + + +
+ + ++ + + + + +
+ +
++ + ++ + + ++++ + + + + +
+ + + p- ++ + + + +++ + + + + ++ + +
+ + + + ++ + p- + + + ++ + +
+
+ ++ ++ +++ + +
+
+ + + + ++ +

Enough electrons Much More electrons

23
Cutoff: Vds = 0 Ids = 0
Vds = 0

Vgs > Vth


Ids = 0
D
Ids
Gate G +
+ Vds =0
Source Drain
+ Vgs >Vth S -
+ n+ + + + + n+
+ + + ++ + + -
+ + + + + +++ ++ + + L + + + + + + + +
+ +
+ + + + + + + + +
+ + + + + ++ + + + + p- + + + +
+ + + + + + +
+ + + + + + +

24

You might also like