Physical Design Engineer Interview Questions & Answers
Physical Design Engineer Interview Questions & Answers
Engineering interview questions,Mcqs,Objective Questions,Class Notes,Seminor topics,Lab Viva Pdf free download.
CIVIL | Mechanical | CSE | EEE | ECE | IT | Chemical Online Quiz Tests for Freshers.
Primary Menu
HOME
Interview Questions
MCQs
Class Notes
*LAB VIVA
SEMINAR TOPICS
ONLINE TEST
GATE
CAT
Internship
ABOUT US
Home » Interview Questions » 300+ TOP Physical Design Engineer Interview Questions & Answers
Metal Density rules take care of metal over-etching and metal lift off issues
encountered durinf manufacturing process.
Power routes generally conduct a lot of current. In order to reduce effect of IR drop, we need to make these routes less resistive.
Top metal layers are thicker and offer lesser resistance. This helps to reduce IR drop.
Timing (setup, hold, transition), design constraints, nets, noise, clock skew and analysis coverage.
4. 4. How Do You Validate Your Floorplan And What Analysis You Do During Floorplan?
1. Overlapping of macros.
2. Global route congestion -> in order to finalize Min. Channel spacing.
3. Allowable IR drop.
4. Physical information of the design (report_design_physical)
5. 5. How Many Clocks You Had In Your Designs? How Did You Do Cts For The Same?
I had 5 clocks in my designs, sys_clk, sys_rclk, uart_clk, g_clk and scan_clk, where sys_clk, g_clk and uart_clk logically
exclusive to scan_clk.
6. 6. Did You Get Antenna Problem In Your Project For All The Metal Layers? How Did You Fix Them?
Metal Jumper and Antenna diode are two methods to resolve Antenna violations. But Metal Jumper is preferred approach as it
does not need change to the Netlist and placement. This methodology works for antenna violations on all metal layers except for
the top most layer. In this methodology, we will switch the small portion of routing to higher level metal close to the location of
failing gate. This will make sure that accumulated charges on metal layer does not affect the gate as gate will not be connected to
the charge carrying metal route until higher level metal is manufactured.
For example, lets say antenna violation is in M2. This means that M2 has enough area to accumulate large charge that induces
high electron voltage to destroy the gate. To solve this problem, we cut a portion of M2 close to failing gate and move the routing
to M3. This makes sure that when M2 is being manufactured, it does not get connected to gate. Connection happens only when
M3 gets manufactured which is much later in time. By then charges on Metal M2 would have leaked away.
When metal jumper is not possible to implement (probably due to routing congestion or violation happening in top most layer) we
try to fix it by inserting antenna diode closed to gate failing antenna. Antenna diode provide electrical path for safe conduction of
accumulated charges to the substrate. Antenna diode is a reversed biased diode but acts like resistor during manufactured process
(CMP) due to high temperature environment.
7. 7. How Do You Reduce Power Dissipation Using High Vt And Low Vt On Your Design?
HVT cells have a larger delay but less leakage. +ve slack in a design is not useful as having only some paths working faster will
not help overall design. We are good if the slack is 0. In such cases give up the slack by using HVT cells but gain on power
dissipation.
LVT cells are very fast but very leaky. Limit the use of LVT cells to only those paths that have difficulty in closing time.
Electromigration (EM) refer to the phenomenon of movement of metal atoms due to momentum transfer from conducting
electrons to metal atoms. Current conduction over a period of time in a metal route causes opens or shorts due to EM effect. EM
effect cannot be avoided.
In order to minimize its effect, we use wider wires so that even with EM effect wire stays wide enough to conduct over the
lifetime of the IC.
If the value of IR drop is more than the acceptable value, it calls to change the derate value. Without this change, timing
calculation becomes optimistic. For example setup slack calculated by the tool is less than the reality.
Answer to this question depends on your interest, expertise and to the requirement for which you have been
interviewed.
Well..the candidate gave answer: Low power design
13. 13. Do You Know About Input Vector Controlled Method Of Leakage Reduction?
Leakage current of a gate is dependant on its inputs also. Hence find the set of inputs which gives least leakage. By applyig this
minimum leakage vector to a circuit it is possible to decrease the leakage current of the circuit when it is in the standby mode.
This method is known as input vector controlled method of leakage reduction.
17. 17. If You Have Both Ir Drop And Congestion How Will You Fix It?
Spread macros
Spread standard cells
Increase strap width
Increase number of straps
Use proper blockage
Fashion Designer Interview Questions
18. 18. Is Increasing Power Line Width And Providing More Number Of Straps Are The Only Solution To Ir Drop?
Spread macros
Spread standard cells
Use proper blockage
19. 19. In A Reg To Reg Path If You Have Setup Problem Where Will You Insert Buffer-near To Launching Flop Or Capture
Flop? Why?
(buffers are inserted for fixing fanout voilations and hence they reduce setup voilation; otherwise we try to
fix setup voilation with the sizing of cells; now just assume that you must insert buffer !)
Near to capture path.
Because there may be other paths passing through or originating from the flop nearer to lauch flop. Hence
buffer insertion may affect other paths also. It may improve all those paths or degarde. If all those paths
have voilation then you may insert buffer nearer to launch flop provided it improves slack.
If it is from separate clock sources (i.e.asynchronous; from different pads or pins) then balancing skew
between these clock sources becomes challenging.
If it is from PLL (i.e.synchronous) then skew balancing is comparatively easy.
Switching of the signal in one net can interfere neigbouring net due to cross coupling capacitance.This affect is known as cros
talk. Cross talk may lead setup or hold voilation.
29. 29. How Shielding Avoids Crosstalk Problem? What Exactly Happens There?
High frequency noise (or glitch)is coupled to VSS (or VDD) since shilded layers are connected to either
VDD or VSS.
Coupling capacitance remains constant with VDD or VSS.
width is more=>more spacing between two conductors=>cross coupling capacitance is less=>less cross talk
31. 31. Why Double Spacing And Multiple Vias Are Used Related To Clock?
Why clock.– because it is the one signal which chages it state regularly and more compared to any other
signal. If any other signal switches fast then also we can use double space.
Double spacing=>width is more=>capacitance is less=>less cross talk
Multiple vias=>resistance in parellel=>less resistance=>less RC delay
Buffer increase victims signal strength; buffers break the net length=>victims are more tolerant to coupled signal from aggressor.
---- >> Below are the Related Posts of Above Questions :::
------>>[MOST IMPORTANT]<<------
Engineering 2022 , FAQs Interview Questions , Theme by Engineering|| Privacy Policy|| Terms and Conditions|| ABOUT US|| Contact US||
Engineering interview questions,Mcqs,Objective Questions,Class Lecture Notes,Seminor topics,Lab Viva Pdf PPT Doc Book free download. Most Asked Technical Basic CIVIL
| Mechanical | CSE | EEE | ECE | IT | Chemical | Medical MBBS Jobs Online Quiz Tests for Freshers Experienced .