Lect 14 Diff Pair
Lect 14 Diff Pair
Gu-Yeon Wei
Division of Engineering and Applied Sciences
Harvard University
[email protected]
Wei 1
Overview
• Reading
– S&S: Chapter 5.10, 6.1~2, 6.6
• Background
– Having seen some of the basic amplifier circuits we can build with
MOSFETs, conclude material in Chapter 5 of S&S by looking at the high-
frequency model for MOSFETs. We will use this high-frequency model
when analyzing the high-frequency operation of MOSFETs in amplifier
circuits.
The performance of amplifier circuits can be improved by using a differential
pair topology. Differential pair amplifiers have two inputs – positive and
negative terminals. The differential pair amplifier is what we assume for the
ideal amplifier when we learned about op amp circuits. We will now
investigate how to build these amplifiers.
The reading in Sections 6.1~2 provides important and necessary
background information for differential amplifiers. Then, we will skip to 6.6
which investigates building differential amplifier with MOSFETs.
• From our study of the physical operation of MOSFETs, we can see that there
are internal capacitances
– Gate capacitance
• from gate oxide (parallel plate and fringing capacitors)
• Cgs, Cgd, Cgb
– Junction capacitances
• from source-body and drain-body depletion layer capacitances (reverse biased
PN junctions)
• Csb, Cdb
Cgs, Cgd, Cgb
Cdb
• The three gate capacitances (Cgs, Cgd, Cgb) depend on the transistor’s mode
(region) of operation
– In triode (linear) region (vDS = small), channel has uniform depth
1
C gs =C gd = WL C ox
2
– In saturation region, channel is tapered and pinched off near the drain. We
can approximate the capacitances as follows:
2
C gs = WL C ox
3
C gd =0
– In cut off, no channel but model capacitance between bulk and gate
C gb = WL C ox
C gd = C gs = 0
– There is also an overlap capacitance that should be added to Cgs and Cgd
C ov = WL ov C ox
complete simplified
• We can again find the fT as a figure of merit for the transistor’s high-frequency operation (unity
current gain frequency)
– Solve for the short circuit output current w.r.t an input current
Ii Io gm gm
Vgs = = ωT =
s (C gs + C gd ) I i s (C gs + C gd ) C gs + C gd
• First look at the emitter currents when the emitters are tied together
α α iE 2
1+ e VT
1+ e VT
• Given the exponential relationship, small differences in vB1,2 can cause all of the
current to flow through one side
1+ e VT
vd
multiply vd
αIe 2VT
top and e 2VT iC1 = vd − vd
bottom by
e 2VT
+e 2VT
• For small differential input signals, vd << 2VT, the collector currents are…
vd vd
iC1 = I C + g m iC 2 = I C − g m
2 2
vd vd
vC1 = (VCC − I C RC ) − g m RC vC 2 = (VCC − I C RC ) + g m RC
2 2
vc1 − vc 2
Ad = = − g m RC
vd
• We can break apart the differential pair circuit into two half circuits – which then
looks like two common emitter circuits driven by +vd/2 and –vd/2
vc1
gmvπ
vd/2 rπ vπ rο RC
• When we drive the differential pair with a common-mode signal, vCM, the
incremental resistance of the bias current effects circuit operation and results in
some gain (assumed to be 0 when R was infinite)
αRC αRC
vC1 = −vCM ≅ −vCM
2 R + re 2R
αRC
vC 2 ≅ −vCM
2R
v1 + v2
vo = Ad (v1 − v2 ) + Acm
2
2 L
1 W
iD1, 2 = µ nCox (vGS1, 2 − Vt )
2 L
– and the differential input voltage is
vGS 1 − vGS 2 = vid
iD1 + iD 2 = I
1 W
iD1 − iD 2 = µ nCox vid
2 L
– With some algebra (detailed in S&S p.529)