Open navigation menu
Close suggestions
Search
Search
en
Change Language
Upload
Sign in
Sign in
Download free for days
0 ratings
0% found this document useful (0 votes)
54 views
VLSI Unit 3 Answers
Uploaded by
Pavani N
AI-enhanced title
Copyright
© © All Rights Reserved
Available Formats
Download as PDF or read online on Scribd
Download now
Download
Save VLSI unit 3 answers (1) For Later
Download
Save
Save VLSI unit 3 answers (1) For Later
0%
0% found this document useful, undefined
0%
, undefined
Embed
Share
Print
Report
0 ratings
0% found this document useful (0 votes)
54 views
VLSI Unit 3 Answers
Uploaded by
Pavani N
AI-enhanced title
Copyright
© © All Rights Reserved
Available Formats
Download as PDF or read online on Scribd
Download now
Download
Save VLSI unit 3 answers (1) For Later
Carousel Previous
Carousel Next
Save
Save VLSI unit 3 answers (1) For Later
0%
0% found this document useful, undefined
0%
, undefined
Embed
Share
Print
Report
Download now
Download
You are on page 1
/ 15
Search
Fullscreen
Fig. 5.24 Driv area, Moreo’ an inverter to meet this need oc ae ihe minimum and since length Z cannot be reduced below mice capaci Lx W becomes significant and. cot vole which can take place at ca tio of chang cele stage by a width factor fas shown in Fig, 524 (Show eee ae Clearly, as the width factor increases, 5° the capacitive seat thea e increases, and the area occupied increases al80. Equally cle mae = whic increases (that is, the value of f) will influence the number NV of s oe aa to drive a particular value of C,. Thus, an optimum solution must ght ase treatment is attributed to Mead and Conway). ‘i s With large f, N decreases but delay per stage increases. For 4:1 nMOS im dela ef etoe at where AV, indicates logic 0 to, ” ae ioe *|ransion and W/iy indicates or=4/tfor VVin cupies a | logic | to 0 transition of Vin Therefore, total delay per nMOS pair = 5+. A similar treatment yields delay per Now let = op Oc, ‘A so that the choice of f and N are interdependent. st ‘We now need to determine the value of f, whi. ill minimize verall , which will i 7 value of y and from the definition of y ee i In(y) = N In(f) » That is: dee 0) cian _a p . Gate Level Design O 9 | delay = > SIT=25NFE hogy re! Say ps inal case M{CMos) delay “Nt no) ng)! be shown that total delay jg Ren Y is minim fs , cach stage gh al ity uns); that iS, CAH stage should je ima umes wales to CMOS as well as nMOg inv oxiiate 2.7% he ale © (base of natural loge. hus, assuming that f= e, we faye animes Number Of stages y= Ing) i overall delay fy Neven: ty=2.5enq (2Mos) SF 3SeNe “" (CMos) a= [25(v—1)4 Jet (aos) 4 =[35(W-1)42]ee (euco8 or \ =[25(W=1)+4]et(nMos) ta =[35(N-1) +5]er et ia $3.2 Super Buffers 1 2 The asymmetry of the conventional inverter is clearly undesirable, and gives rise to significant delay problems when an inverter is used to drive more significant capacitive loads. A common approach used in nMOS technology to alleviate this effect is to make use of ‘Soper buffers as in Figs. 5.25 and 5.26. An inverting type is shown in Fig. 5.25; considering a positive going logic transition Vin ithe input, it will be seen that the inverter formed by 7; and 7; is turned on and, thus, ihe gate of 7; is pulled down toward 0 volt with a small delay. Thus, 73 is cut off while Ti(the gate of which is also connected to Vix) is tuned on and the output is pulled down ‘Mickly, 2160 © VLSIDesign mas Fig. 5.25 Inverting type nMOS buffer. ob ay ; rc: Mn 7 se Vn A Fae ES aOR TN Fig. 5.26 Non-inverting type nMOS super butter. ‘Now consider the opposite transition: when to rise quickly to Vpp, Thus, as T; is also Yn drops to 0 volt, then the gate tumed off by Vin, Ts is made toc Vs will increase the current and thus rei output, so that more symmetrical transitions are achieved, The corresponding non-inverting nMOS super buffer circuit is given at Fi ‘matters in perspective, the structures shown When realized in 5 um technol » May be used, but here only briefly, ner and are mentioned3 picMOS Drivers Gite Level Design 464 3 availability of bipolar transistors in Bic) Bac transistor bet 88 the output stage tna logy presents the Possibility of using bP that bipolar transistors haye Lansconductance et 4 logic gate circuits, We already greatly superior to those of Mog. devices, aE, a cutrenUarca 1/4 characteristics that ei areas in aad - ONS Hah Chrent drive capabilities for jar transistors have an’ ¢x, ne Bipol 3 to emitter voltage 7, TE oe dependence of ‘he ‘output! current 1, on the out voltae ayinaies MOS trang tH device can be ose ‘with much Glas transistors have a re tet mee sii switch relatively ‘arge currents, pe smaller input voltage swings, Only q small bake eae 2) peared sgching 2 2 9 one point to consider is the possible effect Of temperature 7: on the required input voltage fe Although Vie is logarithmically dependent on base width Wp, doping level Nj, electron apilty Hw and collector current J. it Only linearly dependent en T: This mea that there iso difficult in matching 1, Values 8eTOSs a circuit, spread Over an area on chip, as the tem- jure differences across a chip Will not be sufficient to cause more than a few millivolts of giference in Vbe between any two bipolar transistors, The switching performance of a transistor dri ving a capacitive load may be visualized ini- jally from the simple model given in Fig. 5.27, r Note: The time necessary to change the Output voltage by an amount that is equal to the {nput change is given by At=Cy/gm where gm = device transconductance, Yoo R Vou Fig, 5.27 Diving abit Blas sills ~EE 62 ViSTDesiOn may be shows that the time 4 ‘equal to the input voltage Vn '® given” by 3 oy where gy is the transconductance of the bi Clearly, since the bipolar A more exacting appraisal components: 1, Ty — an initial tit of the bi me mecessary 1° chat the Bic! transistor. Typically, for zi in the region of 2 08 similar eS a BIC Id reveal @ fc Be pea 5 matter of interest, 2 compat GaAs driver is around 50— i i crane 2. 7 — the time taken to charge the output load capacitance Ct ® it will factor of Rj where Hye is the bipo time ig less forthe bipolar driver by ® Although the bipolar transistor has @ higher value of Zim 7, is smaller beca charging rate as discussed. iM The combined effect of Th, and 7, is represented in Fig. 5.28 and it will be is a critical value of load capacitance Cryer) below which the BiCMOS driver comparable CMOS driver. é CMOS slope = Vig \ T, ¢, Leriy Load capacitance C, Ei Fig. 5.28 Delay estimation, _—_—_ ii” g lengths of polysilicon sho, 10n8 ively highiRy Value of the ed oni ne rel Polyg; ico yap oF Fs other than fOr very g a pp? 6, MAN digg ih these restrictions in ming egy Wi s sransistors are much higher than eS PSTaly th. wi Janger of any problem due Gate Level Design QO 2s ¥ afer care fy) Consideration because of yer, Polysiticon 18 Unsuitable for routing, 6 that the Fesistan ted te stances associate 10 voltage dette Witing resistance, 4o that there is no ; effects between wiring and transistor {s must also be Gi acitive 4 6 Carefully cone: + Care vired and Particularly in relation ies Mirticularly where fast signal lines we. Diffusion (or ActiVe) areas hay, eee of Ay © Foltvely gr Pe having relatively high vee, ire harder to drive jn Consequence, Char High Values. of Capacitance to substrate cael architectures and © shating fam © Catefil ye MY Als0 cause problems in cen t re | regions, the signal on a Wire on tated ag gms Over small equipoten- ti region the dclay age With signal propaga # etca at all points. Witea ys and with signal delays in gy Scare is small in comparison with gate SSMS connected by the wires, d the wires in a MOS system cag be m he z ‘odelled as simple capacitors, This concept leads to lishment of electrical rules (Buidetines) fo, i Es a Communication paths (wires) as given in w = factors Sct out in Tables 5,2 and 5.3 help to put Matters in. perspectives, Table §.2 Electrical tules = Maximumn length of communication wire Dambels-tated (5) Nea (oy jim-based (1.2 jm) Layet * Chip wide Chip wide Chip wide peal 2,0002, ONA NA a oan 400 um aus eisilico ia um fess (active) 202 100 um Taking account of peripheral and area capacitances. NA = not applicable Ming 8 Table 5.3 Choice of layers Layer E S a — capability without large voltage drop ... Mel Low eu use for power distribution and global signals. long wires are pos- st RC product. Reasonably wee Es Low He Ee ie ae MMOS Drogtate?. g ge ‘oduct is moderate; high IR i High aa ay hivilicon ‘high C. Hence, hard to drive. i Moderate IR drop but high Difusion (active) Moderate HighGate Level Design 455 — | [ta 1OkQR, 4 Fig. 5.21 Minimum ste cos \nverter pair delay. 3 AMore Formal Estimation of CMOS Inverter Delay 2. {0S inverter, in general, either charges or disch ACM atBes @ capacitive load C,, and rise-time |-time fy can be estimated from the following simple analysis, orf Estimation : . Ae we assume that the p-device stays in saturati b ee d capacitor C,. The circuit may then be modelled ee p-transistor is given by ion for the entire charging period as in Fig. 5.22. The saturation cur- for ot B, (Ves Wolf Tasp = ee ee tude is approximately constant, we have This current charges C, and, since its a pe 4 ono 4 ‘ # . *¢ x tituting for Jas and rearranging, we have 3 ‘ Subst “ ; = — % Bp (Yas -Yol) Po YY + py $0 that : % wg = 1, when Vou = + Vop, ‘We now assume that ¢ = f, w1 A : ‘ ee ye Bp (Yoo -\'ol) With |V,|= 0.27 pp, then - ra Bp Yoo156 DVIS Design Vow a | G sme — Vss Fig. 9.22 pise-time model. This result compares reasonably well with a more detailed analysis in which | is divided, more correctly, into two parts: (1) saturation and (2) resistive Fegion Fall-Time Estimation ‘ Similar reasoning can be applied to the discharge of Cz through the n-transistor, 5.23. Making similar assumptions, we model in this case is given as Fig. 7p : es ae 0 Te fall-time: ss, , gh a on G 2 ‘. fs Fig. §.23 Fall-ime model.
You might also like
VLSI Design Notes
PDF
100% (1)
VLSI Design Notes
130 pages
Vlsi Module 3 Part 2
PDF
No ratings yet
Vlsi Module 3 Part 2
11 pages
Get (Ebook) Basic VLSI Design by Douglas A. Pucknell PDF ebook with Full Chapters Now
PDF
100% (18)
Get (Ebook) Basic VLSI Design by Douglas A. Pucknell PDF ebook with Full Chapters Now
65 pages
Instant Download Basic VLSI Design Doug!As A. Pucknell PDF All Chapter
PDF
100% (3)
Instant Download Basic VLSI Design Doug!As A. Pucknell PDF All Chapter
62 pages
Vlsi Unit-3 Part B
PDF
No ratings yet
Vlsi Unit-3 Part B
24 pages
Unit 3 Vlsidesign
PDF
No ratings yet
Unit 3 Vlsidesign
29 pages
CMOS Inverter: Prof. Jagannadha Naidu K
PDF
No ratings yet
CMOS Inverter: Prof. Jagannadha Naidu K
36 pages
MOS: Electrical Properties
PDF
No ratings yet
MOS: Electrical Properties
36 pages
VLSI Design Lecture Notes
PDF
No ratings yet
VLSI Design Lecture Notes
117 pages
High Speed Digital Circuits
PDF
No ratings yet
High Speed Digital Circuits
60 pages
Design of Analog Integrated Circuits and Systems
PDF
0% (1)
Design of Analog Integrated Circuits and Systems
10 pages
Introductory Pages
PDF
0% (1)
Introductory Pages
15 pages
Lec 5
PDF
No ratings yet
Lec 5
41 pages
Tpca8057-H Mosfet Ps3 Placa Modelo PQX 001
PDF
No ratings yet
Tpca8057-H Mosfet Ps3 Placa Modelo PQX 001
9 pages
ECE3040_Lecture_28_MOSFETs_small_signal_2022_r1
PDF
No ratings yet
ECE3040_Lecture_28_MOSFETs_small_signal_2022_r1
31 pages
Vlsi
PDF
No ratings yet
Vlsi
79 pages
BICMOS Technology PDF
PDF
No ratings yet
BICMOS Technology PDF
79 pages
On Mosfets (Prepared) 1
PDF
No ratings yet
On Mosfets (Prepared) 1
75 pages
Cmos Books
PDF
No ratings yet
Cmos Books
10 pages
Lec 7
PDF
No ratings yet
Lec 7
22 pages
Vlsi Design by Vs Bagad
PDF
50% (4)
Vlsi Design by Vs Bagad
209 pages
Sample 3322 11 22 66 PDF
PDF
No ratings yet
Sample 3322 11 22 66 PDF
11 pages
Sample 3322 11 22 66
PDF
No ratings yet
Sample 3322 11 22 66
11 pages
High Speed Communication Circuits and Systems High Speed, Broadband Amplifiers
PDF
No ratings yet
High Speed Communication Circuits and Systems High Speed, Broadband Amplifiers
41 pages
IEEE Presentation On Properties of Digital Switching Currents (C'MOS)
PDF
No ratings yet
IEEE Presentation On Properties of Digital Switching Currents (C'MOS)
21 pages
Dheeraj Report
PDF
No ratings yet
Dheeraj Report
15 pages
Bicmos Rabaye
PDF
No ratings yet
Bicmos Rabaye
19 pages
AAT2_VLSI
PDF
No ratings yet
AAT2_VLSI
8 pages
10-11 HQ
PDF
No ratings yet
10-11 HQ
12 pages
General Digital 1. General Digital Design Questions Design Questions
PDF
No ratings yet
General Digital 1. General Digital Design Questions Design Questions
44 pages
Objective Cmos Buffer Design
PDF
0% (1)
Objective Cmos Buffer Design
3 pages
CMOS Port
PDF
100% (1)
CMOS Port
46 pages
Inverter
PDF
100% (1)
Inverter
231 pages
VSLI
PDF
No ratings yet
VSLI
8 pages
Lecture 3
PDF
No ratings yet
Lecture 3
43 pages
VLSI
PDF
100% (2)
VLSI
130 pages
Seminar On Cmos
PDF
No ratings yet
Seminar On Cmos
8 pages
CMOS Technology: Combinational Device Wish List
PDF
No ratings yet
CMOS Technology: Combinational Device Wish List
6 pages
SN 74 CBTLV 3257
PDF
No ratings yet
SN 74 CBTLV 3257
6 pages
UNIT 4 Notes
PDF
No ratings yet
UNIT 4 Notes
46 pages
212596276
PDF
No ratings yet
212596276
9 pages
CMOS Inverter
PDF
No ratings yet
CMOS Inverter
24 pages
Unit 4 Basic Circuit Design Concepts
PDF
No ratings yet
Unit 4 Basic Circuit Design Concepts
43 pages
Low Voltage CMOS Analog Circuits
PDF
No ratings yet
Low Voltage CMOS Analog Circuits
9 pages
Frequently Asked Pyqs-1
PDF
No ratings yet
Frequently Asked Pyqs-1
13 pages
Week4 U
PDF
No ratings yet
Week4 U
81 pages
Edc Questions
PDF
No ratings yet
Edc Questions
30 pages
General Digital Design Questions: How Do You Size NMOS and PMOS Transistors To Increase The Threshold Voltage?
PDF
No ratings yet
General Digital Design Questions: How Do You Size NMOS and PMOS Transistors To Increase The Threshold Voltage?
22 pages
1 PDF
PDF
No ratings yet
1 PDF
6 pages
The Cmos Inverter: Slides Adapted From: N. Weste, D. Harris, CMOS VLSI Design,, 3/e, 2004
PDF
No ratings yet
The Cmos Inverter: Slides Adapted From: N. Weste, D. Harris, CMOS VLSI Design,, 3/e, 2004
40 pages