LG 60uf7300-Ut Chassis La59j mfl69322927 1508-Rev00
LG 60uf7300-Ut Chassis La59j mfl69322927 1508-Rev00
LED TV
SERVICE MANUAL
CHASSIS : LA59J
CONTENTS ............................................................................................... 2
SPECIFICATION........................................................................................ 6
ADJUSTMENT INSTRUCTION................................................................. 9
TROUBLESHOOTING............................................................... APPENDIX
Copyright © LG Electronics. Inc. All rights reserved. -2- LGE Internal Use Only
Only for training and service purposes
SAFETY PRECAUTIONS
Copyright © LG Electronics. Inc. All rights reserved. -3- LGE Internal Use Only
Only for training and service purposes
SERVICING PRECAUTIONS
CAUTION: Before servicing receivers covered by this service 2. After removing an electrical assembly equipped with ES
manual and its supplements and addenda, read and follow the devices, place the assembly on a conductive surface such as
SAFETY PRECAUTIONS on page 3 of this publication. aluminum foil, to prevent electrostatic charge buildup or expo-
NOTE: If unforeseen circumstances create conflict between the sure of the assembly.
following servicing precautions and any of the safety precautions 3. Use only a grounded-tip soldering iron to solder or unsolder ES
on page 3 of this publication, always follow the safety precautions. devices.
Remember: Safety First. 4. Use only an anti-static type solder removal device. Some solder
removal devices not classified as “anti-static” can generate
General Servicing Precautions electrical charges sufficient to damage ES devices.
1. Always unplug the receiver AC power cord from the AC power 5. Do not use freon-propelled chemicals. These can generate
source before; electrical charges sufficient to damage ES devices.
a. Removing or reinstalling any component, circuit board mod- 6. Do not remove a replacement ES device from its protective
ule or any other receiver assembly. package until immediately before you are ready to install it.
b. Disconnecting or reconnecting any receiver electrical plug or (Most replacement ES devices are packaged with leads electri-
other electrical connection. cally shorted together by conductive foam, aluminum foil or
c. Connecting a test substitute in parallel with an electrolytic comparable conductive material).
capacitor in the receiver. 7. Immediately before removing the protective material from the
CAUTION: A wrong part substitution or incorrect polarity leads of a replacement ES device, touch the protective material
installation of electrolytic capacitors may result in an explo- to the chassis or circuit assembly into which the device will be
sion hazard. installed.
2. Test high voltage only by measuring it with an appropriate CAUTION: Be sure no power is applied to the chassis or circuit,
high voltage meter or other voltage measuring device (DVM, and observe all other safety precautions.
FETVOM, etc) equipped with a suitable high voltage probe. 8. Minimize bodily motions when handling unpackaged replace-
Do not test high voltage by "drawing an arc". ment ES devices. (Otherwise harmless motion such as the
3. Do not spray chemicals on or near this receiver or any of its brushing together of your clothes fabric or the lifting of your
assemblies. foot from a carpeted floor can generate static electricity suf-
4. Unless specified otherwise in this service manual, clean ficient to damage an ES device.)
electrical contacts only by applying the following mixture to the
contacts with a pipe cleaner, cotton-tipped stick or comparable General Soldering Guidelines
non-abrasive applicator; 10 % (by volume) Acetone and 90 % 1. Use a grounded-tip, low-wattage soldering iron and appropriate
(by volume) isopropyl alcohol (90 % - 99 % strength) tip size and shape that will maintain tip temperature within the
CAUTION: This is a flammable mixture. range or 500 °F to 600 °F.
Unless specified otherwise in this service manual, lubrication of 2. Use an appropriate gauge of RMA resin-core solder composed
contacts in not required. of 60 parts tin/40 parts lead.
5. Do not defeat any plug/socket B+ voltage interlocks with which 3. Keep the soldering iron tip clean and well tinned.
receivers covered by this service manual might be equipped. 4. Thoroughly clean the surfaces to be soldered. Use a mall wire-
6. Do not apply AC power to this instrument and/or any of its bristle (0.5 inch, or 1.25 cm) brush with a metal handle.
electrical assemblies unless all solid-state device heat sinks are Do not use freon-propelled spray-on cleaners.
correctly installed. 5. Use the following unsoldering technique
7. Always connect the test receiver ground lead to the receiver a. Allow the soldering iron tip to reach normal temperature.
chassis ground before connecting the test receiver positive (500 °F to 600 °F)
lead. b. Heat the component lead until the solder melts.
Always remove the test receiver ground lead last. c. Quickly draw the melted solder with an anti-static, suction-
8. Use with this receiver only the test fixtures specified in this type solder removal device or with solder braid.
service manual. CAUTION: Work quickly to avoid overheating the circuit
CAUTION: Do not connect the test fixture ground strap to any board printed foil.
heat sink in this receiver. 6. Use the following soldering technique.
a. Allow the soldering iron tip to reach a normal temperature
Electrostatically Sensitive (ES) Devices (500 °F to 600 °F)
Some semiconductor (solid-state) devices can be damaged eas- b. First, hold the soldering iron tip and solder the strand against
ily by static electricity. Such components commonly are called the component lead until the solder melts.
Electrostatically Sensitive (ES) Devices. Examples of typical ES c. Quickly move the soldering iron tip to the junction of the
devices are integrated circuits and some field-effect transistors component lead and the printed circuit foil, and hold it there
and semiconductor “chip” components. The following techniques only until the solder flows onto and around both the compo-
should be used to help reduce the incidence of component dam- nent lead and the foil.
age caused by static by static electricity. CAUTION: Work quickly to avoid overheating the circuit
1. Immediately before handling any semiconductor component or board printed foil.
semiconductor-equipped assembly, drain off any electrostatic d. Closely inspect the solder area and remove any excess or
charge on your body by touching a known earth ground. Alter- splashed solder with a small wire-bristle brush.
natively, obtain and wear a commercially available discharging
wrist strap device, which should be removed to prevent poten-
tial shock reasons prior to applying power to the unit under test.
Copyright © LG Electronics. Inc. All rights reserved. -4- LGE Internal Use Only
Only for training and service purposes
IC Remove/Replacement 3. Solder the connections.
Some chassis circuit boards have slotted holes (oblong) through CAUTION: Maintain original spacing between the replaced
which the IC leads are inserted and then bent flat against the cir- component and adjacent components and the circuit board to
cuit foil. When holes are the slotted type, the following technique prevent excessive component temperatures.
should be used to remove and replace the IC. When working with
boards using the familiar round hole, use the standard technique Circuit Board Foil Repair
as outlined in paragraphs 5 and 6 above. Excessive heat applied to the copper foil of any printed circuit
board will weaken the adhesive that bonds the foil to the circuit
Removal board causing the foil to separate from or "lift-off" the board. The
1. Desolder and straighten each IC lead in one operation by following guidelines and procedures should be followed whenever
gently prying up on the lead with the soldering iron tip as the this condition is encountered.
solder melts.
2. Draw away the melted solder with an anti-static suction-type At IC Connections
solder removal device (or with solder braid) before removing To repair a defective copper pattern at IC connections use the
the IC. following procedure to install a jumper wire on the copper pattern
Replacement side of the circuit board. (Use this technique only on IC connec-
1. Carefully insert the replacement IC in the circuit board. tions).
2. Carefully bend each IC lead against the circuit foil pad and
solder it. 1. Carefully remove the damaged copper pattern with a sharp
3. Clean the soldered areas with a small wire-bristle brush. knife. (Remove only as much copper as absolutely necessary).
(It is not necessary to reapply acrylic coating to the areas). 2. carefully scratch away the solder resist and acrylic coating (if
used) from the end of the remaining copper pattern.
"Small-Signal" Discrete Transistor 3. Bend a small "U" in one end of a small gauge jumper wire and
Removal/Replacement carefully crimp it around the IC pin. Solder the IC connection.
1. Remove the defective transistor by clipping its leads as close 4. Route the jumper wire along the path of the out-away copper
as possible to the component body. pattern and let it overlap the previously scraped end of the
2. Bend into a "U" shape the end of each of three leads remaining good copper pattern. Solder the overlapped area and clip off
on the circuit board. any excess jumper wire.
3. Bend into a "U" shape the replacement transistor leads.
4. Connect the replacement transistor leads to the corresponding At Other Connections
leads extending from the circuit board and crimp the "U" with Use the following technique to repair the defective copper pattern
long nose pliers to insure metal to metal contact then solder at connections other than IC Pins. This technique involves the
each connection. installation of a jumper wire on the component side of the circuit
board.
Power Output, Transistor Device
Removal/Replacement 1. Remove the defective copper pattern with a sharp knife.
1. Heat and remove all solder from around the transistor leads. Remove at least 1/4 inch of copper, to ensure that a hazardous
2. Remove the heat sink mounting screw (if so equipped). condition will not exist if the jumper wire opens.
3. Carefully remove the transistor from the heat sink of the circuit 2. Trace along the copper pattern from both sides of the pattern
board. break and locate the nearest component that is directly con-
4. Insert new transistor in the circuit board. nected to the affected copper pattern.
5. Solder each transistor lead, and clip off excess lead. 3. Connect insulated 20-gauge jumper wire from the lead of the
6. Replace heat sink. nearest component on one side of the pattern break to the lead
of the nearest component on the other side.
Diode Removal/Replacement Carefully crimp and solder the connections.
1. Remove defective diode by clipping its leads as close as pos- CAUTION: Be sure the insulated jumper wire is dressed so the
sible to diode body. it does not touch components or sharp edges.
2. Bend the two remaining leads perpendicular y to the circuit
board.
3. Observing diode polarity, wrap each lead of the new diode
around the corresponding lead on the circuit board.
4. Securely crimp each connection and solder it.
5. Inspect (on the circuit board copper side) the solder joints of
the two "original" leads. If they are not shiny, reheat them and if
necessary, apply additional solder.
Copyright © LG Electronics. Inc. All rights reserved. -5- LGE Internal Use Only
Only for training and service purposes
SPECIFICATION
NOTE : Specifications and others are subject to change without notice for improvement.
4. Model Specification
No Item Specification Remark
1 Market North America
2 Broadcasting system ATSC / NTSC-M, 64 & 256 QAM
3 Available Channel 1) VHF : 2~13
2) UHF : 14~69
3) DTV : 2-69
4) CATV : 1 ~ 135
5) CADTV : 1 ~ 135
4 Receiving system Digital : ATSC, 64 & 256 QAM
Analog : NTSC-M
5 Video Input NTSC-M Rear RCA & Gender
6 Component Input Y/Cb/Cr, Y/ Pb/Pr Rear RCA & Gender
7 HDMI Input HDMI 1 DTV format, Support HDCP2.2/ PC Side
(HDMI version 1.4/2.0)
HDMI 2 DTV format, Support HDCP2.2/ PC Side, Support ARC only HDMI2
(HDMI version 1.4/2.0)
HDMI 3 DTV format, Support HDCP2.2/ PC Side
(HDMI version 1.4)
8 Audio Input Component / AV Audio L/R Input ; Rear
Component and av use same jack ; Rear
9 SPDIF out(1EA) Optical Audio out Rear (1EA),
10 USB Input(3EA) EMF, DivX HD, For SVC (download) Side JPEG, MP3, DivX HD
Support USB3.0 only USB1
Copyright © LG Electronics. Inc. All rights reserved. -6- LGE Internal Use Only
Only for training and service purposes
5. External input format
5.1. 2D Mode
5.1.1. Component input(Y, CB/PB, CR/PR)
No Resolution H-freq(kHz) V-freq.(Hz) Pixel clock(MHz) Proposed
1 720*480 15.73 60 13.5135 SDTV ,DVD 480I
2 720*480 15.73 59.94 13.5 SDTV ,DVD 480I
3 720*480 31.50 60 27.027 SDTV 480P
4 720*480 31.47 59.94 27.0 SDTV 480P
5 1280*720 45.00 60.00 74.25 HDTV 720P
6 1280*720 44.96 59.94 74.176 HDTV 720P
7 1920*1080 33.75 60.00 74.25 HDTV 1080I
8 1920*1080 33.72 59.94 74.176 HDTV 1080I
9 1920*1080 67.500 60 148.50 HDTV 1080P
10 1920*1080 67.432 59.94 148.352 HDTV 1080P
Copyright © LG Electronics. Inc. All rights reserved. -7- LGE Internal Use Only
Only for training and service purposes
HDMI-DTV
1 640 * 480 31.46 59.94 25.125 SDTV 480P
2 640 * 480 31.5 60 25.125 SDTV 480P
3 720 * 480 31.5 60 27.027 SDTV 480P
4 720 * 480 31.47 59.94 27.00 SDTV 480P
5 1280*720 45.00 60.00 74.25 HDTV 720P
6 1280*720 44.96 59.94 74.176 HDTV 720P
7 1920*1080 33.75 60.00 74.25 HDTV 1080I
8 1920*1080 33.72 59.94 74.176 HDTV 1080I
9 1920*1080 67.50 60 148.50 HDTV 1080P
10 1920*1080 67.432 59.94 148.35 HDTV 1080P
11 1920*1080 27.000 24.000 74.25 HDTV 1080P
12 1920*1080 26.97 23.976 74.176 HDTV 1080P
13 1920*1080 33.75 30.000 74.25 HDTV 1080P
14 1920*1080 33.71 29.97 74.176 HDTV 1080P
15 3840*2160 67.5 30.00 297.00 UDTV 2160P
16 3840*2160 61.43 29.97 296.703 UDTV 2160P
17 3840*2160 56.25 25.00 297.00 UDTV 2160P
18 3840*2160 54.0 24.00 297.00 UDTV 2160P
19 3840*2160 53.95 23.98 296.703 UDTV 2160P
20 3840*2160 135 59.94 594 UDTV 2160P(HDMI 1,2 only)
21 3840*2160 135 60 594 UDTV 2160P(HDMI 1,2 only)
22 4096*2160 53.95 23.98 296.703 UDTV 2160P
23 4096*2160 54 24 297 UDTV 2160P
24 4096*2160 56.25 25 297 UDTV 2160P
25 4096*2160 61.43 29.97 296.703 UDTV 2160P
26 4096*2160 67.5 30 297 UDTV 2160P
27 4096*2160 135 59.94 594 UDTV 2160P(HDMI 1,2 only)
28 4096*2160 135 60 594 UDTV 2160P(HDMI 1,2only)
Copyright © LG Electronics. Inc. All rights reserved. -8- LGE Internal Use Only
Only for training and service purposes
ADJUSTMENT INSTRUCTION
1. Application Range 4. Automatic Adjustment
This spec. sheet applies to LA59J Chassis applied LED TV all 4.1. ADC Adjustment
models manufactured in TV factory ADC adjustment is needed to find the optimum black level and
gain in Analog-to-Digital device and to compensate RGB
deviation.
2. Specification.
(1) Because this is not a hot chassis, it is not necessary to use 4.1.1. Equipment & Condition
an isolation transformer. However, the use of isolation (1) USB to RS-232C Jig
transformer will help protect test instrument (2) M SPG-925 Series Pattern Generator(MSPG-925FA,
(2) Adjustment must be done in the correct order. pattern -65)
(3) The adjustment must be performed in the circumstance of - Resolution : 480i Comp1
25 ±5ºC of temperature and 65±10% of relative humidity if 1080P Comp1
there is no specific designation - Pattern : Horizontal 100% Color Bar Pattern
(4) The input voltage of the receiver must keep 100~240V, - Pattern level : 0.7±0.1 Vp-p
50/60Hz - Image
(5) The receiver must be operated for about 5 minutes prior to
the adjustment when module is in the circumstance of over
15ºC
(Caution) When still image is displayed for a period of 20 4.1.2. Adjustment method
minutes or longer (especially where W/B scale is ▪ Using USB, adjust items listed in 3.1 in the other shown in
strong. Digital pattern 13ch and/or Cross hatch “4.1.3.3”
pattern 09ch), there can some afterimage in the
black level area.
4.1.3. 3 Adj. protocol
Protocol Command Set ACK
Copyright © LG Electronics. Inc. All rights reserved. -9- LGE Internal Use Only
Only for training and service purposes
4.2. MAC address, ESN, Widevine, HDCP2.0 4.3. LAN Inspection
key D/L 4.3.1. Equipment & Condition
4.2.1. Equipment & Condition ▪ Each other connection to LAN Port of IP Hub and Jig
(1) Play file: keydownload.exe
4.2.5. Download
(1) AJ/JA Models (15Y LCD TV + MAC + Widevine + ESN +
HDCP2.0) 4.3.3. LAN PORT INSPECTION (PING TEST)
Copyright © LG Electronics. Inc. All rights reserved. - 10 - LGE Internal Use Only
Only for training and service purposes
4.3.4. LAN PORT inspection (PING TEST) * Manual Download (Model Name and Serial Number)
(1) Play the LAN Port Test Program.
(2) connect each other LAN Port Jack. If the TV set is downloaded By OTA or Service man,
(3) Play Test (F9) button and confirm OK Message. sometimes model name or serial number is initialized. ( not
(4) remove LAN CABLE always)
It is impossible to download by bar code scan, so It need
Manual download.
Copyright © LG Electronics. Inc. All rights reserved. - 11 - LGE Internal Use Only
Only for training and service purposes
5. Manual Adjustment 5.2.4. EDID DATA
▪ Reference
5.1. ADC adjustment is not needed because of - HDMI1 ~ HDMI3
OTP (Auto ADC adjustment) - HDMI1 ~ HDMI4
- In the data of EDID, bellows may be different by Input mode
5.2. EDID
(The Extended Display Identification Data)
/ DDC (Display Data Channel) download
5.2.1. Overview
It is a VESA regulation. A PC or a MNT will display an optimal
resolution through information sharing without any necessity of
user input. It is a realization of “Plug and Play”.
5.2.2. Equipment
▪ Since embedded EDID data is used, EDID download JIG,
HDMI cable and D-sub cable are not need.
▪ Adjust remocon
5.2.4.1. EDID
# DTS HDMI1 (C/S: A0,F3)_6G_2D ONLY_UHD Deep Color ON
$ % & ' ( )
)) )) )) )) )) )) ( '
$ $ $ (( $ &
(2) S
elect [Start] button by pressing Enter key, HDMI1 / HDMI2 ) $
/ HDMI3 / HDMI4 are Writing and display OK or NG. ( ) $ %
$ ( $ '
& ( )' $
( ( & $ )&
& $ $
$ % & ' ( )
( ) ' (
) & ' & (
& % & '
' & ( & ( )
% % (
' ' ( (
(
)
Copyright © LG Electronics. Inc. All rights reserved. - 12 - LGE Internal Use Only
Only for training and service purposes
# DTS HDMI2 (C/S: A0,E3)_6G_2D ONLY_UHD Deep Color ON # DTS HDMI3 (C/S: E6,60)_3G_2D ONLY_UHD Deep Color OFF
$ % & ' ( ) $ % & ' ( )&
)) )) )) )) )) )) ( '
)) )) )) )) )) )) ( '
$ $ $ (( $ &
$ $ $ (( $ &
) $
) $
$ ' &
( ) $ %
( % %
$ ( $ '
( )' $
& ( )' $
( ( $ )&
( ( & $ )& & $ (
& $ $
$ % & ' ( )
$ % & ' ( ) ) ( ' ( )
( ) ' ( & ' & ( &
) & ' & ( % & ( (
& % & ' ' & &
( ' ' ( (
' & ( & ( )
(
% % (
' ' ( (
(
(
# AC3 HDMI1 (C/S: A0,FC)_6G_2D ONLY_UHD Deep Color ON
$ % & ' ( )
# DTS HDMI1 (C/S: E6,80)_3G_2D ONLY_UHD Deep Color OFF )) )) )) )) )) )) ( '
$ % & ' ( )&
$ $ $ (( $ &
)) )) )) )) )) )) ( '
) $
$ $ $ (( $ &
( ) $ %
) $
$ ( $ '
$ ' &
( % %
& ( )' $
( )' $ ( ( & $ )&
( ( $ )& & $ $
& $ (
$ % & ' ( )
$ % & ' ( ) % ) ' (
) ( ' ( ) ) & &
& ' & ( &
% & ' ' &
% & ( (
( & ( ) %
' & &
% ( '
( ' ' ( (
' ( ( (
(
)&
( % % $ ( $ '
( )' $ & ( )' $
( ( $ )& ( ( & $ )&
& $ ( & $ $
$ % & ' ( )
$ % & ' ( )
) ( ' ( )
% ) ' (
& ' & ( &
) & &
% & ( (
% & ' ' &
' & &
( ' ' ( (
( & ( ) %
( % ( '
' ( ( (
(&
Copyright © LG Electronics. Inc. All rights reserved. - 13 - LGE Internal Use Only
Only for training and service purposes
# AC3 HDMI1 (C/S: A0,FC)_6G_2D ONLY_UHD Deep Color ON # AC3 HDMI2 (C/S: E6,79)_3G_2D ONLY_UHD Deep Color OFF
$ % & ' ( ) $ % & ' ( )&
)) )) )) )) )) )) ( ' )) )) )) )) )) )) ( '
$ $ $ (( $ & $ $ $ (( $ &
) $
) $
$ ' &
( ) $ %
( % %
$ ( $ '
( )' $
& ( )' $
( ( $ )&
( ( & $ )& & $ (
& $ $
$ % & ' ( )
$ % & ' ( ) ' ) ( ' ( )
% ) ' ( ( &
) & & % & ( ( '
& & (
% & ' ' &
' ' ( (
( & ( ) %
(
% ( '
' ( ( (
)&
# AC3 HDMI3 (C/S: E6,69)_3G_2D ONLY_UHD Deep Color OFF
# AC3 HDMI2 (C/S: A0,EC)_6G_2D ONLY_UHD Deep Color ON $ % & ' ( )&
$ % & ' ( ) )) )) )) )) )) )) ( '
)) )) )) )) )) )) ( ' $ $ $ (( $ &
$ $ $ (( $ & ) $
) $ $ ' &
( % %
( ) $ %
( )' $
$ ( $ '
( ( $ )&
& ( )' $
& $ (
( ( & $ )&
& $ $ $ % & ' ( )
' ) ( ' ( )
$ % & ' ( ) ( &
% ) ' ( % & ( ( '
) & & & & (
% & ' ' & ' ' ( (
(
( & ( ) %
% ( '
' ( ( (
# PCM HDMI1 (C/S: A0,6E)_6G_2D ONLY_UHD Deep Color ON
(&
$ % & ' ( )
# AC3 HDMI1 (C/S: E6,89)_3G_2D ONLY_UHD Deep Color OFF )) )) )) )) )) )) ( '
$ % & ' ( )&
$ $ $ (( $ &
)) )) )) )) )) )) ( '
) $
$ $ $ (( $ &
) $ ( ) $ %
$ ' & $ ( $ '
( % % & ( )' $
( )' $ ( ( & $ )&
( ( $ )& & $ $
& $ (
$ % & ' ( )
$ % & ' ( )
) ' (
' ) ( ' ( )
( &
) ( & %
% & ( ( ' & ' ' &
& & ( ( & ( ) % %
' ' ( ( ( ' '
( ( ( (
(
Copyright © LG Electronics. Inc. All rights reserved. - 14 - LGE Internal Use Only
Only for training and service purposes
# PCM HDMI2 (C/S: A0,5E)_6G_2D ONLY_UHD Deep Color ON # PCM HDMI3 (C/S: E6,DB)_3G_2D ONLY_UHD Deep Color
$ % & ' ( ) OFF(Except UF6400 North America models)
$ % & ' ( )&
)) )) )) )) )) )) ( '
)) )) )) )) )) )) ( '
$ $ $ (( $ &
$ $ $ (( $ &
) $
) $
( ) $ %
$ ' &
$ ( $ ' ( % %
& ( )' $ ( )' $
( ( & $ )& ( ( $ )&
& $ $ & $ (
$ % & ' ( )
$ % & ' ( )
$ ) ( ' ( )
) ' (
( & % &
) ( & %
( ( ' &
& ' ' & & ( '
( & ( ) % % ' ( ( (
( ' '
( ( (
'%
(
* Checksum (HDMI 1/2/3/4)
# PCM HDMI2 (C/S: E6,FB)_6G_2D ONLY_UHD Deep Color ON 2D DTS AC3 PCM
$ % & ' ( )&
)) )) )) )) )) )) ( ' HDMI1 E6/80 A0/F3 E6/89 A0/FC E6/FB A0/6E
$ $ $ (( $ & HDMI2 E6/70 A0/E3 E6/79 A0/EC E6/EB A0/5E
) $
HDMI3 E6/60 E6/69 E6/DB
$ ' &
( % %
( )' $ 5.3. Camera Port Inspection
( ( $ )& (1) Objective : To check how it connects between Camera and
& $ ( PCBA normally, and their Function
(2) Test Method : This Inspection is available only Power-Only
$ % & ' ( ) Status.
$ ) ( ' ( ) 1) Push Camera Up
( & % & 2) Camera’s Preview picture appears on TV Set
( ( ' & 3) Push Camera Down
& ( '
' ( ( (
)%
$ % & ' ( )
$ ) ( ' ( )
( & % &
( ( ' &
& ( '
' ( ( (
(%
Copyright © LG Electronics. Inc. All rights reserved. - 15 - LGE Internal Use Only
Only for training and service purposes
5.4. White Balance Adjustment 5.4.4. Adj. Command (Protocol)
5.4.1. Overview <Command Format>
5.4.1.1. W/B adj. Objective & How-it-works START 6E A 50 A LEN A 03 A CMD A 00 A VAL A CS
(1) Objective: To reduce each Panel’s W/B deviation A STOP
(2) How-it-works: When R/G/B gain in the OSD is at 192, it
means the panel is at its Full Dynamic Range. In order to - LEN: Number of Data Byte to be sent
prevent saturation of Full Dynamic range and data, one of - CMD : Command
R/G/B is fixed at 192, and the other two is lowered to find - VAL : FOS Data value
the desired value. - CS : Checksum of sent data
(3) Adj. condition: normal temperature - A : Acknowledge
- Surrounding Temperature: 25±5 °C Ex) [Send: JA_00_DD] / [Ack: A_00_okDDX]
- Warm-up time: About 5 Min
- Surrounding Humidity: 20% ~ 80% (1) RS-232C Command used during auto-adj.
RS-232C COMMAND
Explanation
5.4.2. Equipment CMD DATA ID
(1) C olor Analyzer: CA-210 (LED Module : CH 14)
wb 00 00 Begin White Balance adj.
(2) A dj. Computer (During auto adj., RS-232C protocol is
needed) wb 00 10 Gain adj.(internal white pattern)
(3) Adjust Remocon wb 00 1f Gain adj. completed
(4) V ideo Signal Generator MSPG-925F 720p/204-Gray
(Model: 217, Pattern: 49) wb 00 20 Offset adj.(internal white pattern)
※ Color Analyzer Matrix should be calibrated using CS-1000 wb 00 2f Offset adj. completed
wb 00 ff End White Balance adj.
5.4.3. Equipment connection MAP (internal pattern disappears )
G Gain j h 00 C0 TBD
B Gain j i 00 C0 TBD
R Cut TBD
G Cut TBD
B Cut TBD
Medium R Gain j a 00 C0 TBD
G Gain j b 00 C0 TBD
B Gain j c 00 C0 TBD
R Cut TBD
G Cut TBD
B Cut TBD
Warm R Gain j d 00 C0 TBD
G Gain j e 00 C0 TBD
B Gain j f 00 C0 TBD
R Cut TBD
G Cut TBD
Copyright © LG Electronics. Inc. All rights reserved. - 16 - LGE Internal Use Only
Only for training and service purposes
5.4.5. Adjustment method 5.4.6. Reference (White Balance Adj. coordinate and
5.4.5.1. Auto WB calibration color temperature)
(1) Set TV in adj. mode using POWER ONNY key ▪ Luminance: 206 Gray
(2) Zero calibrate probe then place it on the center of the ▪ Standard color coordinate and temperature using CS-1000
Display (over 26 inch)
(3) Connect Cable (RS-232C to USB)
Coordinate
(4) Select mode in adj. Program and begin adj. Mode Temp △uv
(5) When adj. is complete (OK Sign), check adj. status pre X Y
mode(Warm, Medium, Cool) Cool 0.271 0.270 13,000K 0.0000
(6) Remove probe and RS-232C to USB cable to complete adj.
▪ W/B Adj. must begin as start command “wb 00 00” , and Medium 0.283 0.289 9,300K 0.0000
finish as end command “wb 00 ff”, and Adj. offset if need Warm 0.313 0.329 6,500K 0.0000
5.4.5.2. Manual adj. method ▪ Standard color coordinate and temperature using CA-210
(1) Set TV in Adj. mode using POWER ON (CH 14)
(2) Zero Calibrate the probe of Color Analyzer, then place it on Coordinate
the center of LCD module within 10cm of the surface.. Mode Temp △uv
(3) Press ADJ key -> EZ adjust using adj. R/C -> 7. White- X Y
Balance then press the cursor to the right (KEY►). Cool 0.271±0.002 0.270±0.002 13000K 0.0000
( When KEY(►) is pressed 216 Gray internal pattern will be
Medium 0.286±0.002 0.289±0.002 9300K 0.0000
displayed)
(4) One of R Gain / G Gain / B Gain should be fixed at 192, Warm 0.313±0.002 0.329±0.002 6500K 0.0000
and the rest will be lowered to meet the desired value.
(5) Adj. is performed in COOL, MEDIUM, WARM 3 modes of 5.4.7. EDGE & IOL LED White balance table
color temperature. ▪ Edge & ALEF LED module change color coordinate because
of aging time
** R-fix adjustment ▪ apply under the color coordinate table, for compensated
Adjust modes (Cool), Fix the R gain to 210 (default data) and aging time
change the others (G/B Gain ). ▪ Luminance: 204 Gray, 80IRE
- Adjust the R gain more than 210 ( If G gain or B gain is less ** Except Gumi winter season(Jan~Feb) and except for winter
than 0 , R gain can adjust more than 210 ) and change the season (Mar ~ Dec) & Global are same as the table below
others ( G/B Gain ). ▪ S tandard color coordinate and temperature using
Adjust two modes (Medium / Warm), Fix the one of R/G/B CA-210(CH-14) – by aging time
gain to 192 (default data) and decrease the others.
- Model :
▪ If internal pattern is not available, use RF input. In EZ Adj. Cool Medium Warm
menu 7.White Balance, you can select one of 2 Test-pattern: Aging time
ON, OFF. Default is inner(ON). By selecting OFF, you can webOS X Y X Y X Y
(Min)
adjust using RF signal in 216 Gray pattern. 271 270 286 289 313 329
1 0-2 282 289 297 308 324 348
▪ Adj. condition and cautionary items
(1) Lighting condition in surrounding area 2 3-5 281 287 296 306 323 346
Surrounding lighting should be lower 10 lux. Try to isolate 3 6-9 279 284 294 303 321 343
adj. area into dark surrounding.
4 10-19 277 280 292 299 319 339
(2) Probe location
- LCD : Color Analyzer (CA-210) probe should be within 5 20-35 275 277 290 296 317 336
10cm and perpendicular of the module surface 6 36-49 274 274 289 293 316 333
(80°~ 100°)
7 50-79 273 272 288 291 315 331
(3) Aging time
- After Aging Start, Keep the Power ON status during 5 8 80-119 272 271 287 290 314 330
Minutes. 9 Over 120 271 270 286 289 313 329
- In case of LCD, Back-light on should be checked using no
signal or Full-white pattern. * Use only AUO, INX, Sharp, CSOT, BOE
(Cool temp Spec is 13000K)
Cool Medium Warm
x y x y x y
spec 271 270 286 289 313 329
target 278 280 293 299 320 339
Copyright © LG Electronics. Inc. All rights reserved. - 17 - LGE Internal Use Only
Only for training and service purposes
5.5. Local Dimming Function Check 5.8. EYE-Q Green Function Inspection
(Step 1) Turn on TV (Step 1) Turn on the TV..
(Step 2) At the Local Dimming mode, module Edge Backlight (Step 2) P ress 'EYE button' on the adjustment remote-
moving right to left controller.
Back light of IOP module moving (Step 3) Cover 'Eye Q sensor' on the front of set with your
(Step 3) confirm the Local Dimming mode hands, hold it for 6 seconds.
(Step 4) Press “exit” Key (Step 4) Check "the Sensor Data" on the screen, make certain
that Data is below 10. If Data isn’t below 10 in 6
seconds, Eye Q sensor would be bad. You should
change Eye Q sensor.
(Step 5) Uncover your hands from Eye Q sensor, hold it for 6
seconds.
(Step 6) Check "Back Light(xxx)" on the screen, check data
increase . You should change Eye Q sensor
(3) Check the Sound from the Speaker or using AV & Optic
TEST program (It’s connected to MSHG-600)
Copyright © LG Electronics. Inc. All rights reserved. - 18 - LGE Internal Use Only
Only for training and service purposes
6.2. Checkpoint 8. USB S/W Download
(1) Test voltage
- GND: 1.5KV/min at 100mA (optional, Service only)
- SIGNAL: 3KV/min at 100mA (1) Put the USB Stick to the USB socket
(2) TEST time: 1 second (2) Automatically detecting update file in USB Stick
(3) TEST POINT - If your downloaded program version in USB Stick is lower
- GND Test = POWER CORD GND and SIGNAL CABLE GND. than that of TV set, it didn’t work. Otherwise USB data is
- Hi-pot Test = POWER CORD GND and LIVE & NEUTRAL. automatically detected.
(4) LEAKAGE CURRENT: At 0.5mArms (3) Show the message “Copying files from memory”
*Measurement condition:
(1) RF input: Mono, 1KHz sine wave signal, 100% Modulation
(2) CVBS, Component: 1KHz sine wave signal (0.4Vrms)
(3) RGB PC: 1KHz sine wave signal (0.7Vrms)
(6) If your TV is turned on, check your updated version and
Tool option.
* If downloading version is more high than your TV have, TV
can lost all channel data. In this case, you have to channel
recover. If all channel data is cleared, you didn’t have a DTV/
ATV test on production line.
Copyright © LG Electronics. Inc. All rights reserved. - 19 - LGE Internal Use Only
Only for training and service purposes
BLOCK DIAGRAM
1. LM14A + URSA11 Circuit Block Diagram
Copyright © LG Electronics. Inc. All rights reserved. - 20 - LGE Internal Use Only
Only for training and service purposes
2. LM14A I2C Block Diagram
Copyright © LG Electronics. Inc. All rights reserved. - 21 - LGE Internal Use Only
Only for training and service purposes
3. URSA11 Block Diagram
Copyright © LG Electronics. Inc. All rights reserved. - 22 - LGE Internal Use Only
Only for training and service purposes
4. LM14A + URSA11 Power Block Diagram
Copyright © LG Electronics. Inc. All rights reserved. - 23 - LGE Internal Use Only
Only for training and service purposes
5. Tuner/CI Block Diagram
Copyright © LG Electronics. Inc. All rights reserved. - 24 - LGE Internal Use Only
Only for training and service purposes
6. Video/Audio In Block Diagram
Copyright © LG Electronics. Inc. All rights reserved. - 25 - LGE Internal Use Only
Only for training and service purposes
7. Audio Out Block Diagram
Copyright © LG Electronics. Inc. All rights reserved. - 26 - LGE Internal Use Only
Only for training and service purposes
8. HDMI
Copyright © LG Electronics. Inc. All rights reserved. - 27 - LGE Internal Use Only
Only for training and service purposes
9. USB / WIFI / M-REMOTE / UART
Copyright © LG Electronics. Inc. All rights reserved. - 28 - LGE Internal Use Only
Only for training and service purposes
EXPLODED VIEW
IMPORTANT SAFETY NOTICE
Many electrical and mechanical parts in this chassis have special safety-related characteristics. These
parts are identified by in the Schematic Diagram and EXPLODED VIEW.
It is essential that these special safety parts should be replaced with the same components as
recommended in this manual to prevent Shock, Fire, or other Hazards.
Do not modify the original design without permission of manufacturer.
900
901
400
120
521
121
800
350
540
530
LV2
LV1
820
Set + Stand
A10
A2
200
Copyright © LG Electronics. Inc. All rights reserved. - 29 - LGE Internal Use Only
Only for training and service purposes
SPI_CK_SOC COMPENSATION_DONE OLED
LM14A+URSA9
SPI_DI_SOC TXVBY1_0N
FAN_ON LM14A UF68/64
+3.3V_NORMAL SPI_DO_SOC FRC_FLASH_SEL_SOC TXVBY1_0P
CHIP CONFIG NVRAM +3.3V_NORMAL
/SPI_CS TXVBY1_1N /TU_RESET2
Rohm_NVRAM
IC101-*1
FRC_FLASH_WP GST_A LM14A UF74
BR24G256FJ-3
EAN62389502 TXVBY1_1P
ROHM Semiconductor KOREA CORPORATION
TXOSD_3P LOCKAn_OSD GCLK_A
4.7K
4.7K
4.7K
Atmel_NVRAM WOL_WAKE_UP_SOC
4.7K
A0 VCC
IC101 1 8
Data_Format_1
OPT
EO_A
OPT
EAN61133501
ATMEL CORPORATION
0.1uF A2
3 6
SCL
TXOSD_2P DATA_FORMAT_1_SOC LM14A_ONLY LOCKOUT12 /USB_OCD3
GND
4 5
SDA
TXOSD_2N Data_Format_0
R108
R110
R115
DATA_FORMAT_0_SOC USB_CTL3
R122
TXOSD_1P URSA_RESET_SoC
A0 VCC HTPDAn_OSD
1 8 L/D_VSYNC_SOC
TXOSD_1N
HTPDAn_Video IC100
Write Protection L/D_CLK_SOC
LED1 A1 WP
TXOSD_0P LGE5332(LM14A)
2 7
TXOSD_0N L/D_DI_SOC
SPI_DI_SOC - Low : Normal Operation IC100
- High : Write Protection EB_DATA[0-7]
LED0 A2
3 A0’h SCL LGE5332(LM14A)
6
EB_DATA[0]
PWM_PM I2C_SCL1
V-BY-ONE AH14
4.7K
4.7K
4.7K
FE_DEMOD1_TS_DATA[0-7]
4.7K
OPT
TXVBY1_0P
R111
R116
PWM_DIM2
R123
10K
10K
10K
10K
10K
10K
10K
TS3_D4/GPIO210
10K
10K
BIT10_1
BIT11_1
BIT0_1
BIT1_1
BIT3_1
BIT4_1
BIT5_1
BIT6_1
BIT7_1
BIT8_1
AG21 AH26
BIT9_1
AH29 AL24
SOC_RX GPIO4/RX1 B_ODD[1]/LVA4N/[OSD_LOCKN] LOCKAn_OSD CAM_CD1_N PCM_CD_N/GPIO151 TS3_D5/GPIO211 SOE
AA4 AK23 AH16 AJ25
FRC_FLASH_SEL_SOC GPIO23/[TX3]/GPIO78 B_ODD[0]/LVA4P/[OSD_HTPDN] HTPDAn_OSD PCM_RESET PCM_RESET/GPIO150 TS3_D6/GPIO212 FB
W6 AJ14 AG26
R119
R112
R125
R128
R132
R135
R138
R140
R142
R146
R105
R148
1K
R176
BIT5 U6 A9 AJ29
GPIO_PM[3]/GPIO13 DDTS_RX EMMC_CLK EMMC_IO10/[EMMC_CLK]/GPIO186 GPIO7/[TS4_VLD]/GPIO62 FE_DEMOD3_TS_VAL
P4 B7 AG29
BIT6 GPIO_PM[4]/GPIO14 PCM_5V_CTL R175 TCON_I2C_EN BIT3 EMMC_IO16/[GPIO]/GPIO187 GPIO6/[TS4_SYNC]/GPIO61 FE_DEMOD3_TS_SYNC
U5 22 B9
GPIO_PM[7]/GPIO17 EMMC_RST EMMC_IO11/[EMMC_RSTN]/GPIO190
AE5 A8
BIT7 PMIC_RESET BIT4 EMMC_IO12/[GPIO]/GPIO184
GPIO_PM[8]/GPIO18 C9
AJ7 AJ5
I2C_SCL3 GPIO28/SCK0/GPIO83 GPIO_PM[9]/GPIO19 COMPENSATION_DONE EMMC_STRB EMMC_IO8/[NAND-DQS]/GPIO191
BIT8 AH8 AG6 B6
I2C_SDA3 EMMC_DATA[0-7] BIT5 EMMC_IO13/[GPIO]/GPIO217
GPIO29/SDA0/GPIO84 GPIO_PM[13]/GPIO23 URSA9_CONNECT
E11
BIT9 I2C_SCL1 DDCR_CK/SCK3/GPIO54 EMMC_DATA[6] C10
E10
I2C_SDA1 DDCR_DA/SDA3/GPIO53 EMMC_DATA[7] EMMC_IO6/[EMMC_D6]/GPIO221
AJ6 B11
I2C_SCL2 GPIO30/SCK4/GPIO85 EMMC_DATA[2] EMMC_IO7/[EMMC_D7]/GPIO220
AG8 A11
I2C_SDA2 GPIO31/SDA4/GPIO86 EMMC_DATA[1] EMMC_IO2/[EMMC_D2]/GPIO219
BIT10 AH7 P5 C11
I2C_SCL5 GPIO32/SCK5/GPIO87 GPIO_PM[1]/PM_UART1/GPIO11 /USB_OCD1 EMMC_DATA[0] EMMC_IO1/[EMMC_D1]/GPIO218
AJ8 P6 A12 AL2
BIT11 I2C_SDA5 GPIO33/SDA5/GPIO88 GPIO_PM[5]/PM_UART1/GPIO15 USB_CTL1 EMMC_DATA[3] EMMC_IO0/[EMMC_D0]/GPIO194 VIFP
AJ4 B12 AM2
GPIO_PM[11]/PM_UART0/GPIO21 DATA_FORMAT_0_SOC EMMC_DATA[4] EMMC_IO3/[EMMC_D3]/GPIO193 VIFM
AH4 C12
GPIO_PM[12]/PM_UART0/GPIO22 DATA_FORMAT_1_SOC EMMC_DATA[5] EMMC_IO4/[EMMC_D4]/GPIO192
B13 AK1 Close to MSTAR DTV_IF
EMMC_IO5/[EMMC_D5]/GPIO222 SIFP
AK2
10K
10K
10K
10K
10K
10K
10K
10K
10K
SIFM
10K
10K
10K
BIT11_0
BIT2_0
BIT0_0
BIT1_0
BIT7_0
BIT8_0
BIT9_0
BIT4_0
BIT3_0
BIT5_0
BIT6_0
LED0
R129
R106
R133
R136
R139
R141
LED0/GPIO29
R143
R147
R149
R113
R120
AD4
LED1 LED1/GPIO30 R184 100 C104 0.1uF OPT IF_N
AB5 AJ1 C109
WOL_WAKE_UP_SOC WOL_INT_OUT/[GPIO]/GPIO52 TGPIO0/GPIO157 /USB_OCD3 33pF OPT
E13 AJ2 C110
SPI1_DI/GPIO107 HP_DET TGPIO1/GPIO158 USB_CTL3 33pF
D12 R4
SPI1_CK/GPIO106 RF_SWITCH_CTL TGPIO2/SCK1/GPIO159 I2C_SCL7
F11 R5
SPI2_DI/GPIO109 L/D_DI_SOC TGPIO3/SDA1/GPIO160 I2C_SDA7
D11
SPI2_CK/GPIO108 L/D_CLK_SOC
E12
VSYNC_LIKE/GPIO105 L/D_VSYNC_SOC C101 0.1uF R185 47
D14 AM7 TU_SIF
DIM0/GPIO110 SC_DET NC_1 C102 0.1uF R186 47
E14 AL7 R188
DIM1/GPIO111 AV1_CVBS_DET NC_2 C105 300
AM8 1000pF
NC_3 ANALOG SIF OPT OPT
AK7
NC_4 Close to MSTAR
20150123 version AL5
NC_5
+3.3V_NORMAL
BIT(0/1) DVB ATSC JP AM5
GPIO34/GPIO89 CORE_VID1
M7 L100
00 TW/COL US NC_6 PZ1608U121-2R0TF
Low High
01 CN/HK KR JP
10 EU BR T-con I2C R182 C106
BIT8 16Kbit 32Kbit 0.1uF
BIT(2/3) EU/CIS AJJA TW/COL CN/HK KR North.AM BR JP Protocol 10K
11 AJJA CI BIT(6/7) B/E(FRC)
R187
00 T2/C/S2 PIP T2/C PIP T2/C PIP Default ATSC NIM+T2 Default ISDB PIP Default 0
00 LM14A only BIT9 Division NON_Division 4_Division IF_AGC
Low High
01 T2/C/S2 T2/C/S2 T2/C ATSC+T2 ISDB EXT
01 N/A C108
BIT4 Display LCD OLED 0.047uF
BIT10 Interface EPI Vx1
10 LM14A+URSA11 10 T/C T T/C ATSC 25V
ISDB INT
4K@60Hz
BIT5 Resolution FHD UHD 11 LM14A+URSA11 11 T2 BIT11 OS(DDR) WebOS Lite WebOS
ATSC PIP
4K@120Hz
+3.3V_TU
+3.3V_LNA_TU
+3.3V_NORMAL I2C PULL UP
GPIO PULL UP
Mstar Debug RS232C_Debug DDTS_Debug
+3.3V_NORMAL MSTAR_DEBUG_OLD
P101 +3.3V_NORMAL +3.3V_NORMAL
UART_4PIN_WAFER DDTS_Debug
R100
1.8K
R101
1.8K
R102
1.8K
R103
1.8K
R104
1.8K
R107
1.8K
R114
1.8K
R121
1.8K
R124
1.8K
R127
1.8K
R130
1.8K
R131
1.8K
R134
1.8K
R137
1.8K
MSTAR_DEBUG_NEW
12505WS-04A00
P100 P102 P103
12507WS-04L 12507WS-04L 12507WS-04L
10K
10K
10K
10K
10K
10K
10K
10K
10K
10K
I2C_SDA7
10K
10K
1
OPT
I2C_SCL7
OPT
OPT
1 1
R152
1
R154
R164
I2C_SDA6
R156
R157
R161
R165
R170
R166
R168
R180
I2C_SCL6
I2C_SDA1 2 SOC_RX 2
I2C for NAVRAM 2 DDTS_RX
I2C_SCL1
10K
10K
/TU_RESET1 DDCA_CK 3
I2C_SDA3
OPT
OPT
I2C for Micom RF_SWITCH_CTL 3 3
I2C_SCL3 3
AMP_RESET_N 4
R179
R181
I2C_SDA4 DDCA_DA
I2C for Main Amp / Woofer AMP TCON_I2C_EN
I2C_SCL4 4 4 SOC_TX 4
/USB_OCD3 5 DDTS_TX
I2C_SDA5
I2C for tuner USB_CTL3
I2C_SCL5 5 5 5
/USB_OCD2
I2C_SDA2 USB_CTL2
I2C for tuner&LNB M_RFModule_RESET
AR100 I2C_SCL2
33 PCM_5V_CTL
I2C_SDA_MICOM I2C_SDA3
I2C_SCL_MICOM I2C_SCL3
BOTTOM_CAP_FOR_RIPPLE
+1.1V_VDDC DVDD_DDR11
VDDC_2 VDDC_25 +3.5V_ST
0.1uF
0.1uF
J11 AC19 +3.5V_WOL BOTTOM_CAP_FOR_RIPPLE
0.1uF
10uF
VDDC_3 VDDC_26 IC201 4th layer
J12 AC20 C263 C323 L226
VDDC_4 VDDC_27 AP2151WG-7
J13 AC21 10uF C208 0.1uF PZ1608U121-2R0TF
VDDC_5 VDDC_28 10V 10uF 16V
C322
PZ1608U121-2R0TF
C276
C278
K9 AC22
C299
VDDC_6 VDDC_29 L203 10V
K10 AD17 IN OUT
K11
VDDC_7 VDDC_30
AD18
+3.3V_NORMAL
5 1
2A C324 C257
VDDC_8 VDDC_31 C242 R204
K12 AD19 0.47uF 0.47uF
VDDC_9 VDDC_32 0.1uF GND 10K
K13 AD20 2 6.3V 6.3V
VDDC_10 VDDC_33 R203 OPT
L9 AD21 Close to chip side
VDDC_11 VDDC_34 1K
L10 AD22 WOL_CTL 0 R202 OPT EN FLG
VDDC_12 VDDC_35 4 3
L11 AE19 Close to chip side
VDDC_13 VDDC_36
L12 AE20
VDDC_14 VDDC_37
R11 AE21
VDDC_15 VDDC_38
R12 AE22
VDDC_16 VDDC_39 Close to chip side
R13
VDDC_17 +1.1V_VDDC
T11 AE31
VDDC_18 VDD_SRAM_1
T12 AC24 1st layer 4th layer
VDDC_19 VDD_SRAM_2 AVDDL_MOD11
T13 AD23
VDDC_20 VDD_SRAM_3 4th layer
U11 AVDD_DMPLL
VDDC_21
BOTTOM_CAP_FOR_RIPPLE
U12 AE30 L202
BOTTOM_CAP_FOR_RIPPLE
0.1uF
0.1uF
0.1uF
VDDC_22 CTRL_SRAMLDO PZ1608U121-2R0TF
10uF
U13 1st layer 4th layer
VDDC_23 C205 C261
10uF 0.1uF
AVDDL_MOD11 A6 AVDD_DMPLL 10V 16V 2A
C250
C230
C234
C235
EMMC_CTRL C320
W21 C238
0.1uF
AVDDL_PREDRV_1 0.47uF 0.47uF
0.1uF
Y21 6.3V
AVDDL_PREDRV_2 6.3V
AD29 V7
AVDDL_PREDRV_3 AVDD_NODIE
0.1uF
AD30
DVDD_DDR11
C244
AVDDL_MOD_1
C245
W20
AVDD15_MOD AVDDL_MOD_2 Close to chip side
Y20 L7
AVDDL_MOD_3 AVDDL_MHL3_1 AVDDP3P3_MHL
U19 N12
C227
U21 Y7
VDDC_CPU_1 AVDD3P3_ETH Close to chip side
U22 AB7
+1.1V_VDDC_CPU VDDC_CPU_2 AVDD3P3_DADC_1
U23 AB8
VDDC_CPU_3 AVDD3P3_DADC_2
U24 AA7 +3.5V_WOL
VDDC_CPU_4 AVDD3P3_ADC_1 AVDD_DMPLL
U25 AA8 IC200
VDDC_CPU_5 AVDD3P3_ADC_2
V23 G9 AP2121N-3.3TRE1
V24
VDDC_CPU_6 AVDD3P3_USB_1
G10
AVDD_DMPLL
+1.5V_Bypass Cap
VDDC_CPU_7 AVDD3P3_USB_2 +1.5V_DDR AVDD_DDR
V25 AB15 VIN 3 2 VOUT
VDDC_CPU_8 AVDD3P3_USB3_1
W23 AF13 AVDD_AU33
VDDC_CPU_9 AVDD3P3_USB3_2 AVDDP3P3 1
W24 AD7 L227
VDDC_CPU_10 AVDD_AU33 GND PZ1608U121-2R0TF
W25 AE7
VDDC_CPU_11 AVDD_EAR33 C246 1st layer 4th layer
Y23 AF8 C243 1uF
VDDC_CPU_12 AVDD3P3_DMPLL 0.1uF AVDD_DDR AVDD15_MOD
Y24 AE15 10V L200
VDDC_CPU_13 VDDP_1 16V
Y25 AF15
2A
0.47uF
VDDC_CPU_14 VDDP_2 PZ1608U121-2R0TF
0.1uF
0.1uF
0.1uF
0.1uF
AA22
0.1uF
0.1uF
0.1uF
VDDC_CPU_15 L224
AA23
AA24
VDDC_CPU_16
V17
4A C207
10uF
C201
10uF
C247
C316
10uF
C223
10uF
C248
0.47uF
C249
0.47uF
AVDD_DMPLL 0.47uF
VDDC_CPU_17 AVDD_MOD_1 10V 10V 6.3V PZ1608U121-2R0TF
C314
0.1uF
10V 10V 6.3V
0.1uF
AA25 V18
C209
C224
C225
C226
6.3V
C203
C204
C287
VDDC_CPU_18 AVDD_MOD_2
AB24 W19 WOL_WAKE_UP
VDDC_CPU_19 AVDD_LPLL_1 R205
AB25 Y19
VDDC_CPU_20 AVDD_LPLL_2 10K
C307
C308
0 R169
AE16 WOL_WAKE_UP WOL_WAKE_UP_SOC
MCP_VDDC_1 WOL_WAKE_UP
AF16 N15
MCP_VDDC_2 AVDD_PLL_A
N16 Close to chip side
AVDD_PLL_B Close to chip side
DVDD_NODIE VDDP_NAND_A VDDP_NAND_C
L13
DVDD_NODIE
DVDD_DDR11 H16
VDDP_3318_A/[3.3V/1.8V]
K21 K16
C200 DVDD_DDR_1 VDDP_3318_C/[3.3V/1.8V]
N21 AVDD_DDR
1uF DVDD_DDR_2
25V
M21 J21
DVDD_DDR_3 AVDD_DDR_A_1
L21 K17
DVDD_DDR_4 AVDD_DDR_A_2
K18
AVDD_DDR_A_3
K19
AVDD_DDR_A_4
L17
AVDD_DDR_A_5
L19
AVDD_DDR_A_6
L20
AVDD_DDR_A_7
AVDD_DDR_B_1
J23
K22 GND JIG POINT +3.3V_Bypass Cap
AVDD_DDR_B_2
K23
AVDD_DDR_B_3
M22
AVDD_DDR_B_4
N22
AVDD_DDR_B_5
4th layer
JP202
JP204
JP205
JP203
N23
AVDD_DDR_B_6 +3.3V_NORMAL AVDDP3P3
P23 +3.3V_NORMAL
AVDD_DDR_B_7
AVDD33_ADC
1st layer 4th layer
L215
L221 PZ1608U121-2R0TF
BOTTOM_CAP_FOR_RIPPLE
BOTTOM_CAP_FOR_RIPPLE
BOTTOM_CAP_FOR_RIPPLE
L18 PZ1608U121-2R0TF
0.1uF
AVDD_DDR_LDO_A
0.47uF
L22
0.1uF
AVDD_DDR_LDO_B C294 C295
AVDD5V_MHL 2A 1uF 1uF
C251
0.47uF
C252
0.47uF
C222
2A C256 C217
25V 25V 6.3V 6.3V 10uF
C268 10uF
10uF
C274
H7 10V 10V
C311
C253
10uF 10V
AVDD_HDMI_5V_PA 10V
R201
0 AVDD_DDR
G8
GND_EFUSE
0.1uF
G
AVDD_DDR_VBP_B_1 0.47uF C214
AVDD_DDR_VBP_B_2
AC31
K24
2A 0.47uF
6.3V
L201
PZ1608U121-2R0TF
BOTTOM_CAP_FOR_RIPPLE
AVDD_DDR_VBP_B_3 0.47uF C215
D
L24
AVDD_DDR_VBP_B_4
0.1uF
L23 SI1012CR-T1-GE3
AVDD_DDR_VBN_B_3 Close to chip side
M24 +1.8V S
AVDD_DDR_VBN_B_4 0.47uF C220
L209
PZ1608U121-2R0TF
Close to chip side
2A C236
C239
0.1uF
10uF
10V
AR400 AR407
M0_DDR_VREFDQ 56 56
Hynix_DDR3_4Gb_29n Hynix_DDR3_4Gb_29n M0_1_DDR_VREFDQ 1/16W 1/16W
IC400 IC401 C424 0.1uF C453 0.1uF
M0_DDR_A14 M1_DDR_A14
H5TQ4G63AFR-RDC H5TQ4G63AFR-RDC M0_DDR_A8 M1_DDR_A8
M0_DDR_A11 M1_DDR_A11
EAN63053201 EAN63053201 C425 0.1uF C454 0.1uF
M0_DDR_A6 M1_DDR_A6
M0_DDR_A0
N3
A0 DDR3 VREFCA
M8
M0_DDR_A0
N3
A0
DDR3 VREFCA
M8
AR401 AR408
P7 P7 4Gbit 56 56
M0_DDR_A1 A1 4Gbit M0_DDR_A1 A1 1/16W 1/16W
P3 P3
M0_DDR_A2 A2 (x16) M0_DDR_A2 A2 (x16) C426 0.1uF C455 0.1uF
N2 H1 N2 H1 M0_DDR_A1 M1_DDR_A1
M0_DDR_A3 A3 VREFDQ M0_DDR_A3 A3 VREFDQ
P8 P8 M0_DDR_A4 M1_DDR_A4
M0_DDR_A4 A4 M0_DDR_A4 A4
P2 P2 M0_DDR_A12 M1_DDR_A12
M0_DDR_A5 A5 M0_DDR_A5 A5 C427 0.1uF C456 0.1uF
R8 L8 R400 240 R8 L8 R403 240 M0_DDR_BA1 M1_DDR_BA1
M0_DDR_A6 A6 ZQ M0_DDR_A6 A6 ZQ
R2 AVDD_DDR R2 AR402 AR409
M0_DDR_A7 A7 M0_DDR_A7 A7 AVDD_DDR
T8 T8 56 56
M0_DDR_A8 A8 M0_DDR_A8 A8 1/16W 1/16W
R3 B2 R3 B2 C428 0.1uF C457 0.1uF
M0_DDR_A9 A9 VDD_1 M0_DDR_A9 A9 VDD_1
L7 D9 L7 D9
M0_DDR_A10 A10/AP VDD_2 M0_DDR_A10 A10/AP VDD_2 M0_DDR_A13 M1_DDR_A13
R7 G7 R7 G7
F17 H28 N3
P7
A0 VREFCA
M8 N3
P7
A0 VREFCA
M8 P7
A0
A1
VREFCA N3
P7
A0 VREFCA
M8
N3
EAN63667401
M8 N3
EAN63648701
M8
C436 0.1uF C465 0.1uF
M0_DDR_A0 IO[3]/A-A0[AB-A0]/A-A6 IO[75]/B-A0[CD-A0]/B-A6 M1_DDR_A0 C7 A9 P3
A1
A2
P3
A1
A2
C7 A9
P3
N2
A2
H1 P3
A1
A2
P7
A0
A1
VREFCA
P7
A0
A1
VREFCA
M0_DDR_CKE M1_DDR_CKE
C17 K31 M0_DDR_DQS1 DQSU
N2
A3 VREFDQ
H1 N2
A3 VREFDQ
H1
M0_DDR_DQS3
P8
A3
A4
VREFDQ N2
A3 VREFDQ
H1 P3
A2
P3
A2
E17 J29 B7 B3 R8
A5
A6 ZQ
L8 R8
A5
A6 ZQ
L8 B7 B3 R2
A6
A7
ZQ R8
A5
A6 ZQ
L8 P2
A4
A5
P2
A4
A5
M0_D_CLKN M1_D_CLKN
IO[83]/B-A2[CD-A2]/B-A8 E1
T8
R3
A8
B2
T8
R3
A8
B2
E1
R3
L7
A9 VDD_1
B2
D9
T8
R3
A8
B2 T8
A7
T8
A7
F18 K27 L7
A9 VDD_1
D9 L7
A9 VDD_1
D9 R7
A10/AP VDD_2
G7 L7
A9 VDD_1
D9 R3
A8
B2 R3
A8
B2
C437 0.1uF C466 0.1uF
M0_DDR_A3 IO[12]/A-A3[AB-A3]/A-A4 IO[79]/B-A3[CD-A3]/B-A4 M1_DDR_A3 VSS_3 R7
A10/AP
A11
VDD_2
VDD_3
G7 R7
A10/AP
A11
VDD_2
VDD_3
G7
VSS_3 N7
A11
A12/BC
VDD_3
VDD_4
K2 R7
A10/AP
A11
VDD_2
VDD_3
G7 L7
A9
A10/AP
VDD_1
VDD_2
D9 L7
A9
A10/AP
VDD_1
VDD_2
D9
M0_D_CLK M1_D_CLK
B18 K30 E7 G8 N7
T3
A12/BC VDD_4
K2
K8
N7
T3
A12/BC VDD_4
K2
K8 E7 G8 T3
A13 VDD_5
K8
N1
N7
T3
A12/BC VDD_4
K2
K8
R7
N7
A11
A12/BC
VDD_3
VDD_4
G7
K2
R7
N7
A11
A12/BC
VDD_3
VDD_4
G7
K2
IO[11]/A-A4[AB-A4]/A-BA1 IO[87]/B-A4[CD-A4]/B-BA1 D3 J2
M7
NC_5 VDD_7
N9
R1
M7
NC_5 VDD_7
N9
R1 D3 J2
NC_5 VDD_7
VDD_8
R1 M7
NC_5 VDD_7
N9
R1 M7
VDD_6
N1
N9
T7
M7
A14 VDD_6
N1
N9
E18 J28 M0_DDR_DM1 DMU
M2
VDD_8
R9 M2
VDD_8
R9
M0_DDR_DM3
M2
BA0 VDD_9
R9
M2
VDD_8
R9
NC_5 VDD_7
R1
NC_5 VDD_7
R1
A17 K32 J8 M3
BA1
BA2
A1
M3
BA1
BA2
A1
J8 J7
BA2
VDDQ_1
A1
A8
M3
BA1
BA2
A1
N8
M3
BA1
N8
M3
BA1
D17 H31 E3 M1 K7
K9
CK VDDQ_3
C1
C9
K7
K9
CK VDDQ_3
C1
C9 E3 M1 K9
CKE VDDQ_4
C9
D2
K7
K9
CK VDDQ_3
C1
C9
J7
K7
CK
CK
VDDQ_2
VDDQ_3
A8
C1
J7
K7
CK
CK
VDDQ_2
VDDQ_3
A8
C1
IO[13]/A-A7[AB-A7]/A-A2 IO[78]/B-A7[CD-A7]/B-A2 F7 M9
L2
K1
CS VDDQ_6
E9
F1
L2
K1
CS VDDQ_6
E9
F1 F7 M9
K1
CS
ODT
VDDQ_6
VDDQ_7
F1 L2
K1
CS VDDQ_6
E9
F1 L2
VDDQ_5
D2
E9 L2
VDDQ_5
D2
E9
C16 J32 M0_DDR_DQ1 DQL1
J3
ODT VDDQ_7
H2 J3
ODT VDDQ_7
H2
M0_DDR_DQ17
J3
RAS VDDQ_8
H2
J3
ODT VDDQ_7
H2 K1
CS VDDQ_6
F1 K1
CS VDDQ_6
F1
J1
L3
CAS
WE
VDDQ_9
J1
F2 P1 T2
WE
NC_1
J1
J9
L3
CAS
WE
VDDQ_9
J1
K3
L3
RAS
CAS
VDDQ_8
VDDQ_9
H9 K3
L3
RAS
CAS
VDDQ_8
VDDQ_9
H9
M0_DDR_CKE
M0_DDR_A9 M1_DDR_A9 M0_DDR_DQ2 DQL2 VSS_9 T2
NC_1
J9 T2
NC_1
J9 M0_DDR_DQ18 DQL2 VSS_9 RESET NC_2
L1 T2
NC_1
J9
WE
J1
WE
J1
IO[5]/A-A9[AB-A9]/A-A11 IO[73]/B-A9[CD-A9]/B-A11 F8 P9
RESET NC_2
NC_3
L1
RESET NC_2
NC_3
L1
F8 P9
NC_3
L9
RESET NC_2
NC_3
L1 T2
RESET
NC_1
NC_2
J9 T2
RESET
NC_1
NC_2
J9
M0_DDR_DQ19
F3
DQSL
NC_4
NC_6
T7
NC_4
L9
NC_3
L1
NC_3
L1
H3 T1
1K
R418
B17 J30
DQSL DQSL
H3 T1 C7
DQSU VSS_1
A9
DQSL
G3
DQSL
DQSL
NC_6
G3
DQSL
DQSL
M0_DDR_DQ4 AVDD_DDR
OPT
C7 A9 C7 A9
M0_DDR_DQ20 C7 A9
1K
R405
M0_DDR_A11 IO[6]/A-A11[AB-A11]/A-A7 IO[84]/B-A11[CD-A11]/B-A7 M1_DDR_A11 DQL4 VSS_11 B7
DQSU VSS_1
B3 B7
DQSU VSS_1
B3 DQL4 VSS_11 B7
DQSU VSS_2
B3
E1 B7
DQSU VSS_1
B3 C7
DQSU VSS_1
A9 C7
DQSU VSS_1
A9
AVDD_DDR
D20 L29 H8 T9 E7
DQSU VSS_2
VSS_3
E1
G8 E7
DQSU VSS_2
VSS_3
E1
G8
H8 T9 E7
D3
DML
VSS_3
VSS_4
G8
J2 E7
DQSU VSS_2
VSS_3
E1
G8
B7
DQSU VSS_2
B3
E1
B7
DQSU VSS_2
B3
E1
IO[85]/B-A12[CD-A12]/B-BG0 G2
DMU VSS_5
VSS_6
J8
DMU VSS_5
VSS_6
J8
G2 E3
VSS_6
M1
DMU VSS_5
VSS_6
J8 D3
DML
DMU
VSS_4
VSS_5
J2 D3
DML
DMU
VSS_4
VSS_5
J2
M0_DDR_DQ22
F7
DQL0
DQL1
VSS_7
VSS_8
M9 E3
DQL0 VSS_7
M1
VSS_6
J8
VSS_6
J8
M0_1_DDR_VREFDQ
M0_DDR_A13 IO[4]/A-A13[AB-A13]/A-PARITY IO[74]/B-A13[CD-A13]/B-PARITY M1_DDR_A13
F7
F2
DQL1 VSS_8
M9
P1
F7
F2
DQL1 VSS_8
M9
P1 DQL6 F2
F8
DQL2 VSS_9
P1
P9
F7
F2
DQL1 VSS_8
M9
P1
E3
F7
DQL0 VSS_7
M1
M9
E3
F7
DQL0 VSS_7
M1
M9
B16 J31 H7 F8
DQL2
DQL3
VSS_9
VSS_10
P9 F8
DQL2
DQL3
VSS_9
VSS_10
P9 H7 H3
DQL3
DQL4
VSS_10
VSS_11
T1 F8
DQL2
DQL3
VSS_9
VSS_10
P9 F2
DQL1
DQL2
VSS_8
VSS_9
P1 F2
DQL1
DQL2
VSS_8
VSS_9
P1
M0_DDR_VREFDQ M0_DDR_RESET_N
M0_DDR_A14 IO[7]/A-A14[AB-A14]/A-A13 M1_DDR_A14 M0_DDR_DQ7 DQL7
H3
DQL4 VSS_11
T1 H3
DQL4 VSS_11
T1
M0_DDR_DQ23 DQL7 H8
DQL5 VSS_12
T9 H3
DQL4 VSS_11
T1 F8
H3
DQL3 VSS_10
P9
T1
F8
H3
DQL3 VSS_10
P9
T1
IO[81]/B-A14[CD-A14]/B-A13 B1
H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9
B1
G2
H7
DQL6
H8
G2
DQL5 VSS_12
T9
H8
DQL4 VSS_11
T9 H8
DQL4 VSS_11
T9
R416
DQL6 DQL6 DQL6
1K 1%
H7 H7 DQL7 H7 G2 G2
B1
R410
1K 1%
B1 B1 B1 H7 H7
M0_DDR_DQ24
C8
DQU1
DQU2
VSSQ_3
VSSQ_4
D8 C3
DQU1 VSSQ_3
D1 D7
DQU0 VSSQ_2
B9 D7
DQU0 VSSQ_2
B9
10K
M0_DDR_BA0 IO[24]/A-BA0[AB-BA0]/A-A10 IO[88]/B-BA0[CD-BA0]/B-A10 M1_DDR_BA0 VSSQ_2 C8
C2
DQU2 VSSQ_4
D8
E2
C8
C2
DQU2 VSSQ_4
D8
E2 DQU0 VSSQ_2 C2
A7
DQU3 VSSQ_5
E2
E8
C8
C2
DQU2 VSSQ_4
D8
E2
C3
C8
DQU1 VSSQ_3
D1
D8
C3
C8
DQU1 VSSQ_3
D1
D8
C18 L31 C3 D1 A7
DQU3
DQU4
VSSQ_5
VSSQ_6
E8 A7
DQU3
DQU4
VSSQ_5
VSSQ_6
E8 C3 D1 A2
DQU4
DQU5
VSSQ_6
VSSQ_7
F9 A7
DQU3
DQU4
VSSQ_5
VSSQ_6
E8 C2
DQU2
DQU3
VSSQ_4
VSSQ_5
E2 C2
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
R445
M0_DDR_BA1 M1_DDR_BA1 M0_DDR_DQ9 DQU1 VSSQ_3
A2
DQU5 VSSQ_7
F9 A2
DQU5 VSSQ_7
F9
M0_DDR_DQ25 DQU1 VSSQ_3 B8
DQU6 VSSQ_8
G1 A2
DQU5 VSSQ_7
F9 A7
A2
DQU4 VSSQ_6
E8
F9
A7
A2
DQU4 VSSQ_6
E8
F9
IO[20]/A-BA1[AB-BA1]/A-CASZ IO[92]/B-BA1[CD-BA1]/B-CASZ C8 D8
B8
A3
DQU6 VSSQ_8
G1
G9
B8
A3
DQU6 VSSQ_8
G1
G9
C8 D8
A3
DQU7 VSSQ_9
G9 B8
A3
DQU6 VSSQ_8
G1
G9 B8
DQU5 VSSQ_7
G1 B8
DQU5 VSSQ_7
G1
M0_DDR_DQ26
DQU7 VSSQ_9
A3
DQU6 VSSQ_8
G9 A3
DQU6 VSSQ_8
G9
M0_DDR_BA2 IO[21]/A-BA2[AB-BA2]/A-BA0 IO[82]/B-BA2[CD-BA2]/B-BA0 M1_DDR_BA2 VSSQ_4 DQU2 VSSQ_4 DQU7 VSSQ_9 DQU7 VSSQ_9
C479
G22 N28 C2 E2 C2 E2 C472 M0_D_CLK
1%
M0_DDR_RASN M1_DDR_RASN M0_DDR_DQ11 DQU3 VSSQ_5 M0_DDR_DQ27 DQU3 VSSQ_5 0.1uF
1%
IO[15]/A-RASZ[AB-RASZ]/A-ODT IO[97]/B-RASZ[CD-RASZ]/B-ODT A7 E8 A7 E8 0.1uF C483 R412
F21 N27
R417
M0_DDR_DQ12 DQU4 VSSQ_6 M0_DDR_DQ28 DQU4 VSSQ_6 C474 56 C477
R411
M0_DDR_CASN IO[17]/A-CASZ[AB-CASZ]/A-WEZ IO[94]/B-CASZ[CD-CASZ]/B-WEZ M1_DDR_CASN A2 F9 A2 F9 1000pF 0.01uF
E21 L27 M0_DDR_DQ13 DQU5 M0_DDR_DQ29 1000pF 50V 1%
M0_DDR_WEN M1_DDR_WEN VSSQ_7 DQU5 VSSQ_7
1K
IO[16]/A-WEZ[AB-WEZ]/A-A12 IO[89]/B-WEZ[CD-WEZ]/B-A12 B8 G1 B8 G1 50V 50V
1K
F20 M27 M0_DDR_DQ14 DQU6 M0_DDR_DQ30
M0_DDR_ODT IO[25]/A-ODT[AB-ODT]/A-ACTZ IO[95]/B-ODT[CD-ODT]/B-ACTZ M1_DDR_ODT VSSQ_8 DQU6 VSSQ_8
C19 M31 A3 G9 A3 G9 R413
M0_DDR_CKE IO[18]/A-CKE[AB-CKE]/A-CKE M1_DDR_CKE M0_DDR_DQ15 DQU7 VSSQ_9 SS_DDR3_2Gb Hynix_DDR3_2Gb M0_DDR_DQ31 DQU7 VSSQ_9 56
IO[91]/B-CKE[CD-CKE]/B-CKE IC400-*3
K4B2G1646Q-BCMA
IC400-*4
H5TQ2G63FFR-RDC
F15 G32 1%
M0_DDR_RESET_N IO[1]/A-RST[AB-RST]/A-RST IO[76]/B-RST[CD-RST]/B-RST M1_DDR_RESET_N N3
EAN63667401
M8 N3
EAN63648701
M8
A20 N32 P7
A0
A1
VREFCA
P7
A0
A1
VREFCA
B20 M30 P8
P2
A3
A4
VREFDQ
P8
P2
A3
A4
VREFDQ
M0_D_CLKN
M0_D_CLKN IO[27]/A-MCLKZ[AB-MCLKZ]/A-MCLK IO[100]/B-MCLKZ[CD-MCLKZ]/B-MCLK M1_D_CLKN R8
A5
A6 ZQ
L8 R8
A5
A6 ZQ
L8
E15 G29 R2
T8
A7
R2
T8
A7
M7
A13
NC_5
VDD_5
VDD_6
VDD_7
N1
N9
T7
M7
A13
A14
NC_5
VDD_5
VDD_6
VDD_7
N1
N9 AVDD_DDR M1_DDR_CKE
R1 R1
VDD_8 VDD_8
M2 R9 M2 R9
BA0 VDD_9 BA0 VDD_9
N8 N8
BA1 BA1
M3 M3
BA2 BA2
A1 A1
C23 T31 J7
CK
VDDQ_1
VDDQ_2
A8 J7
CK
VDDQ_1
VDDQ_2
A8
M0_DDR_DQ0 M1_DDR_DQ0 K7 C1 K7 C1
AVDD_DDR
1K
R433
IO[47]/A-DQ[0][A-DQL0]/A-DQ[0] IO[120]/B-DQ[0][C-DQL0]/B-DQ[0] K9
CK VDDQ_3
C9 K9
CK VDDQ_3
C9 AVDD_DDR
B22 P30 CKE VDDQ_4
VDDQ_5
D2
CKE VDDQ_4
VDDQ_5
D2
+1.5V_Bypass Cap
CS VDDQ_6 CS VDDQ_6
K1 F1 K1 F1
OPT
1K
R422
+1.5V_Bypass Cap
ODT VDDQ_7 ODT VDDQ_7
B24 T30 J3
K3
RAS VDDQ_8
H2
H9
J3
K3
RAS VDDQ_8
H2
H9
M1_1_DDR_VREFDQ
M0_DDR_DQ2 IO[48]/A-DQ[2][A-DQL2]/A-DQ[2] IO[121]/B-DQ[2][C-DQL2]/B-DQ[2] M1_DDR_DQ2 L3
CAS
WE
VDDQ_9
L3
CAS
WE
VDDQ_9
F3
RESET NC_2
NC_3
NC_4
J9
L1
L9
T7
T2
F3
RESET NC_2
NC_3
NC_4
J9
L1
L9
R414
1K 1%
DQSL NC_6 DQSL
R408
1K 1%
M0_DDR_DQ4 IO[50]/A-DQ[4][A-DQL4]/A-DQ[6] IO[123]/B-DQ[4][C-DQL4]/B-DQ[6] M1_DDR_DQ4 G3
DQSL
G3
DQSL
M1_DDR_RESET_N
C20 N31 C7
B7
DQSU VSS_1
A9
B3
C7
B7
DQSU VSS_1
A9
B3
M0_DDR_DQ5 IO[30]/A-DQ[5][A-DQL5]/A-DQ[7] IO[105]/B-DQ[5][C-DQL5]/B-DQ[7] M1_DDR_DQ5 E7
DQSU VSS_2
VSS_3
E1
G8 E7
DQSU VSS_2
VSS_3
E1
G8
C24 U31
R446
DML VSS_4 DML VSS_4
D3 J2 D3 J2
DMU VSS_5 DMU VSS_5
M0_DDR_DQ6 M1_DDR_DQ6
10K
J8 J8
IO[49]/A-DQ[6][A-DQL6]/A-DQ[4] IO[122]/B-DQ[6][C-DQL6]/B-DQ[4] E3
VSS_6
M1 E3
VSS_6
M1
1%
B21 N30 F7
DQL0
DQL1
VSS_7
VSS_8
M9 F7
DQL0
DQL1
VSS_7
VSS_8
M9
AVDD_DDR
M0_DDR_DQ7 IO[32]/A-DQ[7][A-DQL7]/A-DQ[5] IO[103]/B-DQ[7][C-DQL7]/B-DQ[5] M1_DDR_DQ7 AVDD_DDR
F2
F8
DQL2
DQL3
VSS_9
VSS_10
P1
P9
F2
F8
DQL2
DQL3
VSS_9
VSS_10
P1
P9
C22 R31 H3
H8
DQL4 VSS_11
T1
T9
H3
H8
DQL4 VSS_11
T1
T9 C516 C518
1%
M0_DDR_DM0 M1_DDR_DM0 DQL5 VSS_12 DQL5 VSS_12
1%
IO[33]/A-DQM[0][A-DML]/A-DQM[0] IO[106]/B-DQM[0][C-DML]/B-DQM[0] G2
H7
DQL6
G2
H7
DQL6
0.1uF 0.1uF
A23 T32 DQL7
B1
DQL7
B1 C519 M1_D_CLK
R415
C517
R409
VSSQ_1 VSSQ_1
M0_DDR_DQS0 IO[42]/A-DQS[0][A-DQSL]/A-DQS[0] IO[115]/B-DQS[0][C-DQSL]/B-DQS[0] M1_DDR_DQS0 D7
C3
DQU0 VSSQ_2
B9
D1
D7
C3
DQU0 VSSQ_2
B9
D1
1000pF R427
B23 R30 C8
C2
DQU1
DQU2
VSSQ_3
VSSQ_4
D8
E2
C8
C2
DQU1
DQU2
VSSQ_3
VSSQ_4
D8
E2
1000pF C497
M0_DDR_DQS_N0 IO[41]/A-DQSB[0][A-DQSLB]/A-DQSB[0] IO[114]/B-DQSB[0][C-DQSLB]/B-DQSB[0] M1_DDR_DQS_N0 A7
DQU3 VSSQ_5
E8 A7
DQU3 VSSQ_5
E8
50V 50V 56
1K
0.01uF
1K
DQU4 VSSQ_6 DQU4 VSSQ_6
A2 F9 A2 F9
DQU5 VSSQ_7 DQU5 VSSQ_7
B8
A3
DQU6
DQU7
VSSQ_8
VSSQ_9
G1
G9
B8
A3
DQU6
DQU7
VSSQ_8
VSSQ_9
G1
G9 1% 50V
0.1uF
0.1uF
0.1uF
0.1uF
0.1uF
0.1uF
C403
C404
C405
M0_DDR_DQ10 IO[38]/A-DQ[10][A-DQU2]/A-DQ[13] IO[107]/B-DQ[10][C-DQU2]/B-DQ[13] M1_DDR_DQ10
C400
C401
C402
N3 M8 N3 M8 N3 M8 N3 M8 P2 P2 P2 P2
A0 VREFCA A0 VREFCA A0 VREFCA A0 VREFCA A5 A5 A5 A5
P7 P7 P7 P7 R8 L8 R8 L8 R8 L8 R8 L8
C7 A9
P3
N2
P8
A1
A2
A3 VREFDQ
H1
P3
N2
P8
A1
A2
A3 VREFDQ
H1
P3
N2
P8
A1
A2
A3 VREFDQ
H1
P3
N2
P8
A1
A2
A3 VREFDQ
H1
C7 A9
R2
T8
R3
A6
A7
A8
ZQ
B2
R2
T8
R3
A6
A7
A8
ZQ
B2
R2
T8
R3
A6
A7
A8
ZQ
B2
R2
T8
R3
A6
A7
A8
ZQ
B2
IC402
M1_DDR_DQS1 DQSU VSS_1 P2
R8
A4
A5
L8
P2
R8
A4
A5
L8
P2
A4
A5
P2
A4
A5 M1_DDR_DQS3 DQSU VSS_1 L7
A9
A10/AP
VDD_1
VDD_2
D9 L7
A9
A10/AP
VDD_1
VDD_2
D9 L7
A9
A10/AP
VDD_1
VDD_2
D9 L7
A9
A10/AP
VDD_1
VDD_2
D9
AP2303MPTR-G1 [EP]
B7 B3 R2
A6
A7
ZQ
R2
A6
A7
ZQ
R8
R2
A6
A7
ZQ
L8 R8
R2
A6
A7
ZQ
L8
B7 B3 R7
N7
A11
A12/BC
VDD_3
VDD_4
G7
K2
R7
N7
A11
A12/BC
VDD_3
VDD_4
G7
K2
R7
N7
A11
A12/BC
VDD_3
VDD_4
G7
K2
R7
N7
A11
A12/BC
VDD_3
VDD_4
G7
K2
CIS21J121
A8 A8 A8 A8 A13 VDD_5 A13 VDD_5 A13 VDD_5 A13 VDD_5
R3 B2 R3 B2 R3 B2 R3 B2 N1 T7 N1 N1 T7 N1
E1 L7
R7
A9
A10/AP
VDD_1
VDD_2
D9
G7
L7
R7
A9
A10/AP
VDD_1
VDD_2
D9
G7
L7
R7
A9
A10/AP
VDD_1
VDD_2
D9
G7
L7
R7
A9
A10/AP
VDD_1
VDD_2
D9
G7
E1 M7
NC_5
VDD_6
VDD_7
N9
R1
M7
A14
NC_5
VDD_6
VDD_7
N9
R1
M7
NC_5
VDD_6
VDD_7
N9
R1
M7
A14
NC_5
VDD_6
VDD_7
N9
R1
VSS_3 N7
A11 VDD_3
K2 N7
A11 VDD_3
K2 N7
A11 VDD_3
K2 N7
A11 VDD_3
K2 VSS_3 M2
VDD_8
R9 M2
VDD_8
R9 M2
VDD_8
R9 M2
VDD_8
R9
C544
L401
A12/BC VDD_4 A12/BC VDD_4 A12/BC VDD_4 A12/BC VDD_4 BA0 VDD_9 BA0 VDD_9 BA0 VDD_9 BA0 VDD_9
E7 G8 T3
A13 VDD_5
K8
N1
T3
T7
A13 VDD_5
K8
N1
T3
A13 VDD_5
K8
N1
T3
T7
A13 VDD_5
K8
N1
E7 G8 N8
M3
BA1
N8
M3
BA1
N8
M3
BA1
N8
M3
BA1
VIN NC_3
M1_DDR_DM0 DML VSS_4 M7
NC_5
VDD_6
VDD_7
N9
R1
M7
A14
NC_5
VDD_6
VDD_7
N9
R1
M7
NC_5
VDD_6
VDD_7
N9 M7
A14
NC_5
VDD_6
VDD_7
N9
M1_DDR_DM2 DML VSS_4 BA2
VDDQ_1
A1
BA2
VDDQ_1
A1
BA2
VDDQ_1
A1
BA2
VDDQ_1
A1
1 8 10uF
D3 J2 M2
BA0
VDD_8
VDD_9
R9 M2
BA0
VDD_8
VDD_9
R9 M2
BA0
VDD_8
VDD_9
R1
R9 M2
BA0
VDD_8
VDD_9
R1
R9 D3 J2 J7
K7
CK
CK
VDDQ_2
VDDQ_3
A8
C1
J7
K7
CK
CK
VDDQ_2
VDDQ_3
A8
C1
J7
K7
CK
CK
VDDQ_2
VDDQ_3
A8
C1
J7
K7
CK
CK
VDDQ_2
VDDQ_3
A8
C1
10V
M1_DDR_DM1 DMU VSS_5 N8 N8 N8 N8
M1_DDR_DM3 DMU VSS_5 K9 C9 K9 C9 K9 C9 K9 C9
C421
THERMAL
BA1 BA1 BA1 BA1 CKE VDDQ_4 CKE VDDQ_4 CKE VDDQ_4 CKE VDDQ_4
M3 M3 M3 M3 D2 D2 D2 D2
J8 J7
BA2
VDDQ_1
A1
A8 J7
BA2
VDDQ_1
A1
A8 J7
BA2
VDDQ_1
A1
A8 J7
BA2
VDDQ_1
A1
A8
J8 L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1
L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1
L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1
L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1 10uF
VSS_6 K7
CK
CK
VDDQ_2
VDDQ_3
C1 K7
CK
CK
VDDQ_2
VDDQ_3
C1 K7
CK
CK
VDDQ_2
VDDQ_3
C1 K7
CK
CK
VDDQ_2
VDDQ_3
C1 VSS_6 J3
ODT
RAS
VDDQ_7
VDDQ_8
H2 J3
ODT
RAS
VDDQ_7
VDDQ_8
H2 J3
ODT
RAS
VDDQ_7
VDDQ_8
H2 J3
ODT
RAS
VDDQ_7
VDDQ_8
H2
GND NC_2
9
E3 M1 K9
CKE VDDQ_4
C9
D2
K9
CKE VDDQ_4
C9
D2
K9
CKE VDDQ_4
C9
D2
K9
CKE VDDQ_4
C9
D2
E3 M1 K3
L3
CAS VDDQ_9
H9 K3
L3
CAS VDDQ_9
H9 K3
L3
CAS VDDQ_9
H9 K3
L3
CAS VDDQ_9
H9
10V 2 7
M1_DDR_DQ0 DQL0 VSS_7 L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1
L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1
L2
CS
VDDQ_5
VDDQ_6
E9 L2
CS
VDDQ_5
VDDQ_6
E9
M1_DDR_DQ16 DQL0 VSS_7 WE
NC_1
J1
WE
NC_1
J1
WE
NC_1
J1
WE
NC_1
J1
F7 M9 J3
ODT
RAS
VDDQ_7
VDDQ_8
H2 J3
ODT
RAS
VDDQ_7
VDDQ_8
H2
K1
J3
ODT
RAS
VDDQ_7
VDDQ_8
F1
H2
K1
J3
ODT
RAS
VDDQ_7
VDDQ_8
F1
H2 F7 M9 T2
RESET NC_2
NC_3
J9
L1
T2
RESET NC_2
NC_3
J9
L1
T2
RESET NC_2
NC_3
J9
L1
T2
RESET NC_2
NC_3
J9
L1 DDR_VTT
M1_DDR_DQ1 DQL1 VSS_8 K3
L3
CAS VDDQ_9
H9 K3
L3
CAS VDDQ_9
H9 K3
L3
CAS VDDQ_9
H9 K3
L3
CAS VDDQ_9
H9
M1_DDR_DQ17 DQL1 VSS_8 F3
NC_4
L9
T7 F3
NC_4
L9
F3
NC_4
L9
T7 F3
NC_4
L9
R443
F2 P1 WE
NC_1
J1
WE
NC_1
J1 WE
J1
WE
J1
F2 P1 G3
DQSL NC_6
G3
DQSL
G3
DQSL NC_6
G3
DQSL
VREFEN VCNTL
M1_DDR_DQ2 DQL2 VSS_9
T2
RESET NC_2
J9
L1
T2
RESET NC_2
J9
L1
T2
RESET
NC_1
NC_2
J9 T2
RESET
NC_1
NC_2
J9
M1_DDR_DQ18 DQL2 VSS_9
DQSL DQSL DQSL DQSL
10K
F8 P9
NC_3
L9
NC_3
L9 NC_3
L1
L9
NC_3
L1
L9
F8 P9
C7
B7
DQSU VSS_1
A9
B3
C7
B7
DQSU VSS_1
A9
B3
C7
B7
DQSU VSS_1
A9
B3
C7
B7
DQSU VSS_1
A9
B3 3 6
CIS21J121
NC_4 NC_4 NC_4 NC_4 DQSU VSS_2 DQSU VSS_2 DQSU VSS_2 DQSU VSS_2
F3 T7 F3 F3 T7 F3 E1 E1 E1 E1
M1_DDR_DQ3 DQL3 VSS_10 G3
DQSL
DQSL
NC_6
G3
DQSL
DQSL
G3
DQSL
DQSL
NC_6
G3
DQSL
DQSL M1_DDR_DQ19 DQL3 VSS_10 E7
DML
VSS_3
VSS_4
G8 E7
DML
VSS_3
VSS_4
G8 E7
DML
VSS_3
VSS_4
G8 E7
DML
VSS_3
VSS_4
G8
1/16W
H3 T1 C7 A9 C7 A9 H3 T1 D3
DMU VSS_5
J2 D3
DMU VSS_5
J2 D3
DMU VSS_5
J2 D3
DMU VSS_5
J2
L400
C7 A9 C7 A9 J8 J8 J8 J8
DQSU VSS_1 DQSU VSS_1 DQSU VSS_1 DQSU VSS_1 VSS_6 VSS_6 VSS_6 VSS_6
M1_DDR_DQ4 DQL4 VSS_11 B7
DQSU VSS_2
B3
E1
B7
DQSU VSS_2
B3
E1
B7
DQSU VSS_2
B3
E1
B7
DQSU VSS_2
B3
E1
M1_DDR_DQ20 DQL4 VSS_11 E3
F7
DQL0 VSS_7
M1
M9
E3
F7
DQL0 VSS_7
M1
M9
E3
F7
DQL0 VSS_7
M1
M9
E3
F7
DQL0 VSS_7
M1
M9
1% VOUT NC_1
H8 T9 E7
D3
DML
VSS_3
VSS_4
G8
J2
E7
D3
DML
VSS_3
VSS_4
G8
J2
E7
DML
VSS_3
VSS_4
G8 E7
DML
VSS_3
VSS_4
G8
H8 T9 F2
DQL1
DQL2
VSS_8
VSS_9
P1 F2
DQL1
DQL2
VSS_8
VSS_9
P1 F2
DQL1
DQL2
VSS_8
VSS_9
P1 F2
DQL1
DQL2
VSS_8
VSS_9
P1
4 5
M1_DDR_DQ5 DQL5 VSS_12 DMU VSS_5
VSS_6
J8
DMU VSS_5
VSS_6
J8
D3
DMU VSS_5
VSS_6
J2
J8
D3
DMU VSS_5
VSS_6
J2
J8 M1_DDR_DQ21 DQL5 VSS_12
F8
H3
DQL3
DQL4
VSS_10
VSS_11
P9
T1
F8
H3
DQL3
DQL4
VSS_10
VSS_11
P9
T1
F8
H3
DQL3
DQL4
VSS_10
VSS_11
P9
T1
F8
H3
DQL3
DQL4
VSS_10
VSS_11
P9
T1
G2 E3
F7
DQL0 VSS_7
M1
M9
E3
F7
DQL0 VSS_7
M1
M9
E3
F7
DQL0 VSS_7
M1
M9
E3
F7
DQL0 VSS_7
M1
M9 G2 H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9
M1_DDR_DQ6 DQL6 F2
F8
DQL1
DQL2
VSS_8
VSS_9
P1
P9
F2
F8
DQL1
DQL2
VSS_8
VSS_9
P1
P9
F2
DQL1
DQL2
VSS_8
VSS_9
P1 F2
DQL1
DQL2
VSS_8
VSS_9
P1
M1_DDR_DQ22 DQL6 H7
DQL6
DQL7
H7
DQL6
DQL7
H7
DQL6
DQL7
H7
DQL6
DQL7
H7 H3
DQL3
DQL4
VSS_10
VSS_11
T1 H3
DQL3
DQL4
VSS_10
VSS_11
T1
F8
H3
DQL3
DQL4
VSS_10
VSS_11
P9
T1
F8
H3
DQL3
DQL4
VSS_10
VSS_11
P9
T1 H7 D7
DQU0
VSSQ_1
VSSQ_2
B1
B9 D7
DQU0
VSSQ_1
VSSQ_2
B1
B9 D7
DQU0
VSSQ_1
VSSQ_2
B1
B9 D7
DQU0
VSSQ_1
VSSQ_2
B1
B9
M1_DDR_DQ7 DQL7 H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9
M1_DDR_DQ23 DQL7 C3
C8
DQU1 VSSQ_3
D1
D8
C3
C8
DQU1 VSSQ_3
D1
D8
C3
C8
DQU1 VSSQ_3
D1
D8
C3
C8
DQU1 VSSQ_3
D1
D8
B1 H7
DQL6
DQL7
B1
H7
DQL6
DQL7
B1
H7
DQL6
DQL7
B1
H7
DQL6
DQL7
B1
B1 C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8
VSSQ_1 D7
DQU0
VSSQ_1
VSSQ_2
B9 D7
DQU0
VSSQ_1
VSSQ_2
B9 D7
DQU0
VSSQ_1
VSSQ_2
B9 D7
DQU0
VSSQ_1
VSSQ_2
B9 VSSQ_1 A2
DQU4
DQU5
VSSQ_6
VSSQ_7
F9 A2
DQU4
DQU5
VSSQ_6
VSSQ_7
F9 A2
DQU4
DQU5
VSSQ_6
VSSQ_7
F9 A2
DQU4
DQU5
VSSQ_6
VSSQ_7
F9
D7 B9 C3
C8
DQU1 VSSQ_3
D1
D8
C3
C8
DQU1 VSSQ_3
D1
D8
C3
C8
DQU1 VSSQ_3
D1
D8
C3
C8
DQU1 VSSQ_3
D1
D8 D7 B9 B8
A3
DQU6 VSSQ_8
G1
G9
B8
A3
DQU6 VSSQ_8
G1
G9
B8
A3
DQU6 VSSQ_8
G1
G9
B8
A3
DQU6 VSSQ_8
G1
G9
M1_DDR_DQ8 DQU0 VSSQ_2 C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8
C2
DQU2
DQU3
VSSQ_4
VSSQ_5
E2 C2
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
M1_DDR_DQ24 DQU0 VSSQ_2 DQU7 VSSQ_9 DQU7 VSSQ_9 DQU7 VSSQ_9 DQU7 VSSQ_9
1%
1/16W
10K
R444
C2 E2 C2 E2
M1_DDR_DQ11 DQU3 VSSQ_5 M1_DDR_DQ27 DQU3 VSSQ_5 0.1uF
A7 E8 A7 E8 16V
M1_DDR_DQ12 DQU4 VSSQ_6 M1_DDR_DQ28 DQU4 VSSQ_6
A2 F9 A2 F9
M1_DDR_DQ13 DQU5 VSSQ_7 M1_DDR_DQ29 DQU5 VSSQ_7
B8 G1 B8 G1
M1_DDR_DQ14 DQU6 VSSQ_8 M1_DDR_DQ30 DQU6 VSSQ_8
A3 G9 A3 G9
M1_DDR_DQ15 DQU7 VSSQ_9 M1_DDR_DQ31 DQU7 VSSQ_9
0.1uF
0.1uF
0.1uF
0.1uF
0.1uF
C475
C480
C476
C444
C445
C446
X-TAL_1
12V_ON 5pF
GND_1
XIN_MAIN
C600 For Main C614
R612 JTAG
R614 JTAG
R616 JTAG
0.1uF
R635
JTAG
24MHz
X600
1M
1K
1K
1K
SW600
JS2235S P600
4
12505WS-10A00
X-TAL_2
GND_2
JTAG
1
5pF
TRST_N0 XOUT_MAIN
TDI0 1 6 TDO0
2
C615
R602 R604 TDI0
0 0
3
OPT OPT TDO0
TDI0_1 2 5 TDO0_1 System Clock for Analog block(24Mhz)
4
R603 JTAG R605 TMS0
0 0
OPT OPT 5
TCK0
3 4
6
SOC_RESET
7
JTAG
1K
R609
8
10
11
IC100
LGE5332(LM14A) IC100
LGE5332(LM14A)
+3.3V_NORMAL
JTAG
R615
I2S_IN_SD/GPIO95 TCK0 A4
D2 C5 JTAG 1K R608 DM_P0 WIFI_DM
C_RX0N I2S_IN_WS/GPIO93 B4
D3 R610 DP_P0 WIFI_DP
C_RX0P 22 C4
E2 G6 R619 68 DM_P1
C_RX1N I2S_OUT_BCK/GPIO100 AUD_SCK C613 0.047uF AD6 B3
E3 E6 R611 VCOM DP_P1
C_RX1P I2S_OUT_MCK/GPIO99 22 AL6
F2 F6 R618 DM_P2 USB_DM3
C_RX2N I2S_OUT_WS/GPIO98 AUD_LRCK R620 33 C616 0.047uF AC6 AK6
F1 E8 22 TU_CVBS USB_DP3
AUD_LRCH CVBS0 DP_P2 AC-coupling CAP
C_RX2P I2S_OUT_SD/GPIO101 R621 33 C617 0.047uF AC5 AM14 C633 0.1uF
C3 F9 AV1_CVBS_IN CVBS1 SSUSB_TXP SSUSB_TXP
C_RXCN I2S_OUT_SD1/GPIO102 BIT10 R622 33 C618 0.047uF AB6 AL14 C634 0.1uF Place near by MST
D1 E7 C607 SC_CVBS_IN CVBS2 SSUSB_TXN SSUSB_TXN
C_RXCP I2S_OUT_SD2/GPIO103 DPC_CTRL AM13
H6 F7 22pF DM_PSS USB_DM1
BIT6 DDCDC_CK/GPIO42 I2S_OUT_SD3/GPIO104 12V_ON AK13
H5 DP_PSS USB_DP1
BIT7 DDCDC_DA/GPIO43 C608 C611 C612 AK12
K6 AG7 0 R644 SSUSB_RXP
BIT8 MHL_DET_LM15 22pF 22pF 1000pF SSUSB_RXP
HOTPLUGC/GPIO32 GPIO_PM[14]/GPIO24 50V AL13
J6 AH6 OPT SSUSB_RXN SSUSB_RXN
BIT9 HOTPLUGC_HDMI20_5V/GPIO36 GPIO_PM[15]/GPIO25 COMPENSATION_DONE_1 AK9
AH5 SSUSB_TXP1
GPIO_PM[16]/GPIO26 /MHL_OCP AL10
G2 SSUSB_TXN1
D0-_HDMI3 D_RX0N AM10
G3 DM_PSS1 USB_DM2
D0+_HDMI3 D_RX0P AC4 AK10
H2 DTV/MNT_V_OUT CVBS_OUT1 DP_PSS1 USB_DP2
D1-_HDMI3 D_RX1N JTAG AM11
H3 SSUSB_RXP1
D1+_HDMI3 D_RX1P R613 AL11
J2 0 SSUSB_RXN1
D2-_HDMI3 D_RX2N
J1 TDO0_1
D2+_HDMI3 D_RX2P
F3
CK-_HDMI3 D_RXCN
G1
CK+_HDMI3 D_RXCP
J4
DDC_SCL_3 DDCDD_CK/GPIO44
K5
DDC_SDA_3 DDCDD_DA/GPIO45
H4
HDMI_HPD_3 HOTPLUGD/GPIO33
J5
5V_DET_HDMI_3 HOTPLUGD_HDMI20_5V/GPIO37
R600 JTAG
0
TMS0 B5
SPDIF_IN/GPIO96
A5
SPDIF_OUT SPDIF_OUT/GPIO97
JTAG
R601
0
TDI0_1
A15 T23
GND_1 GND_171
A18 T24
GND_2 GND_172
A21 T25
GND_3 GND_173
A24 T26
GND_4 GND_174
A27 U2
GND_5 GND_175
A30 U3
GND_6 GND_176
B10 U8
GND_7 GND_177
B32 U9
GND_8 GND_178
C2 U10
GND_9 GND_179
C13 U14
GND_10 GND_180
C32 U15
GND_11 GND_181
D18 U16
GND_12 GND_182
D21 U17
GND_13 GND_183
D25 U18
GND_14 GND_184
D28 U20
GND_15 GND_185
D32 U26
GND_16 GND_186
E30 V1
GND_17 GND_187
E31 V8
GND_18 GND_188
E32 V9
GND_19 GND_189
F22 V10
GND_20 GND_190
F24 V11
GND_21 GND_191
F25 V12
GND_22 GND_192
F26 V13
GND_23 GND_193
F27 V14
GND_24 GND_194
F28 V15
GND_25 GND_195
F29 V16
GND_26 GND_196
F30 V20
GND_27 GND_197
F31 V21
GND_28 GND_198
G11 V22
GND_29 GND_199
G12 V26
GND_30 GND_200
G13 V29
GND_31 GND_201
G14 V32
GND_32 GND_202
G15 W3
GND_33 GND_203
G16 W8
GND_34 GND_204
G17 W9
GND_35 GND_205
G18 W10
GND_36 GND_206
G19 W11
GND_37 GND_207
G20 W12
GND_38 GND_208
G21 W13
GND_39 GND_209
G23 W14
GND_40 GND_210
G24 W15
GND_41 GND_211
G25 W16
GND_42 GND_212
G26 W17
GND_43 GND_213
G27 W18
GND_44 GND_214
G28 W22
GND_45 GND_215
H8 W26
GND_46 GND_216
H9 Y8
GND_47 GND_217
H10 Y9
GND_48 GND_218
H11 Y10
GND_49 GND_219
H12 Y11
GND_50 GND_220
H13 Y12
GND_51 GND_221
H14 Y13
GND_52 GND_222
H15 Y14
GND_53 GND_223
H17 Y15
GND_54 GND_224
H18 Y16
GND_55 GND_225
H19 Y17
GND_56 GND_226
H20 Y18
GND_57 GND_227
H21 Y22
GND_58 GND_228
H22 Y26
GND_59 GND_229
H23 AA9
GND_60 GND_230
H24 AA10
GND_61 GND_231
H25 AA11
GND_62 GND_232
H26 AA12
GND_63 GND_233
H27 AA14
GND_64 GND_234
H30 AA15
GND_65 GND_235
J3 AA16
GND_66 GND_236
J7 AA17
GND_67 GND_237
J8 AA18
GND_68 GND_238
J14 AA21
GND_69 GND_239
J15 AA26
GND_70 GND_240
J16 AA29
GND_71 GND_241
J22 AA32
GND_72 GND_242
J24 AB9
GND_73 GND_243
J25 AB10
GND_74 GND_244
J26 AB11
GND_75 GND_245
J27 AB12
GND_76 GND_246
K7 AB13
GND_77 GND_247
K8 AB14
GND_78 GND_248
K14 AB16
GND_79 GND_249
K15 AB17
GND_80 GND_250
K25 AB18
GND_81 GND_251
K26 AB19
GND_82 GND_252
L2 AB20
GND_83 GND_253
L3 AB21
GND_84 GND_254
L8 AB22
GND_85 GND_255
L14 AB23
GND_86 GND_256
L15 AB26
GND_87 GND_257
L16 AB30
GND_88 GND_258
L25 AC7
GND_89 GND_259
L26 AC8
GND_90 GND_260
M1 AC9
GND_91 GND_261
M8 AC10
GND_92 GND_262
M9 AC11
GND_93 GND_263
M10 AC12
GND_94 GND_264
M11 AC13
GND_95 GND_265
M12 AC16
GND_96 GND_266
M13 AC23
GND_97 GND_267
M14 AC25
GND_98 GND_268
M15 AC26
GND_99 GND_269
M16 AC27
GND_100 GND_270
M17 AC28
GND_101 GND_271
M18 AD8
GND_102 GND_272
M19 AD9
GND_103 GND_273
M20 AD10
GND_104 GND_274
M25 AD11
GND_105 GND_275
M26 AD12
GND_106 GND_276
M29 AD13
GND_107 GND_277
M32 AD14
GND_108 GND_278
N3 AD15
GND_109 GND_279
N7 AD16
GND_110 GND_280
N8 AD24
GND_111 GND_281
N9 AD25
GND_112 GND_282
N10 AD26
GND_113 GND_283
N11 AD27
GND_114 GND_284
N13 AD28
GND_115 GND_285
N14 AE3
GND_116 GND_286
N17 AE8
GND_117 GND_287
N18 AE9
GND_118 GND_288
N19 AE10
GND_119 GND_289
N20 AE11
GND_120 GND_290
N24 AE12
GND_121 GND_291
N25 AE13
GND_122 GND_292
N26 AE14
GND_123 GND_293
P8 AE17
GND_124 GND_294
P9 AE18
GND_125 GND_295
P10 AE23
GND_126 GND_296
P11 AE24
GND_127 GND_297
P12 AE25
GND_128 GND_298
P13 AE26
GND_129 GND_299
P14 AE27
GND_130 GND_300
P15 AE28
GND_131 GND_301
P16 AE29
GND_132 GND_302
P17 AF9
GND_133 GND_303
P18 AF10
GND_134 GND_304
P19 AF17
GND_135 GND_305
P20 AF18
GND_136 GND_306
P24 AF19
GND_137 GND_307
P25 AF20
GND_138 GND_308
P26 AF21
GND_139 GND_309
R3 AF22
GND_140 GND_310
R8 AF23
GND_141 GND_311
R9 AF24
GND_142 GND_312
R10 AF25
GND_143 GND_313
R14 AF26
GND_144 GND_314
R15 AF27
GND_145 GND_315
R16 AF28
GND_146 GND_316
R17 AF29
GND_147 GND_317
R18 AF30
GND_148 GND_318
R19 AG22
GND_149 GND_319
R20 AG23
GND_150 GND_320
R21 AG30
GND_151 GND_321
R22 AH21
GND_152 GND_322
R23 AH22
GND_153 GND_323
R24 AJ3
GND_154 GND_324
R25 AJ22
GND_155 GND_325
R26 AJ30
GND_156 GND_326
R29 AK5
GND_157 GND_327
R32 AK11
GND_158 GND_328
T8 AK14
GND_159 GND_329
T9 AL1
GND_160 GND_330
T10 AL3
GND_161 GND_331
T14 AL4
GND_162 GND_332
T15 AL9
GND_163 GND_333
T16 AL12
GND_164 GND_334
T17 AL23
GND_165 GND_335
T18 AL27
GND_166 GND_336
T19 AM25
GND_167 GND_337
T20 AM29
GND_168 GND_338
T21 AM31
GND_169 GND_339
T22
GND_170
CI SLOT
+5V_CI_ON
CI_DATA[0-7]
CI TS INPUT
CI_SLOT
FE_DEMOD1_TS_DATA[0-7]
+5V_NORMAL CI_SLOT AR903 33
C902 FE_DEMOD1_TS_DATA[7]
10uF CI_MDI[7] FE_DEMOD1_TS_DATA[6]
CI_SLOT 10V CI_MDI[6]
@netLa
FE_DEMOD1_TS_DATA[5]
R906
CI_MDI[5] FE_DEMOD1_TS_DATA[4]
10K
CI_SLOT CI_MDI[4]
/CI_CD1 JK900
10125901-115LF CI_SLOT
CI_SLOT AR902 33
R912 FE_DEMOD1_TS_DATA[3]
35 1 CI_MDI[3]
CI_SLOT 100 CI_DATA[3] FE_DEMOD1_TS_DATA[2]
36 2 CI_MDI[2]
AR901 CI_DATA[4] FE_DEMOD1_TS_DATA[1]
33 37 3 CI_MDI[1]
CI_DATA[5] R916 FE_DEMOD1_TS_DATA[0]
TPI_DATA[4] 38 4 10K CI_MDI[0]
CI_DATA[6]
TPI_DATA[5] 39 5
CI_DATA[7]
TPI_DATA[6] 40 6 FE_DEMOD1_TS_DATA[0-7]
TPI_DATA[7] 41 7 R914 47 CI_SLOT R918 33 CI_SLOT
CI_ADDR[10] /PCM_CE1 CI_MISTRT FE_DEMOD1_TS_SYNC
42 8 R919 33 CI_SLOT
CI_MIVAL_ERR FE_DEMOD1_TS_VAL
CI_SLOT R908 10K 43 9 R920 100 CI_SLOT
CI_ADDR[11] CI_OE CI_MCLKI FE_DEMOD1_TS_CLK
CI_IORD 44 10 +5V_NORMAL
CI_ADDR[9]
CI_IOWR 45 11
CI_ADDR[8]
46 12 R917
CI_ADDR[13] 10K
CI_MDI[0] 47 13
CI_ADDR[14]
CI_MDI[1] 48 14 CI_SLOT
CI_MDI[2] 49 15 CI_WE
50 16 R915 100
CI_MDI[3] CI_SLOT CAM_IREQ_N
51 17 CI_SLOT
GND
C901
0.1uF
52
53
18
19
C903
0.1uF
C904
0.1uF
CI HOST I/F
CI_MDI[4] CI_SLOT CI_SLOT
GND
CI_MDI[5] 54 20
+5V_NORMAL CI_ADDR[12]
CI_MDI[6] 55 21 CLOSE TO MSTAR
CI_ADDR[7]
R900 56 22 GND
CI_MDI[7] R909 10K CI_ADDR[6] CI_SLOT
10K CI_SLOT 57 23
CI_ADDR[5] AR906
CI_SLOT R901 47 CI_SLOT 58 24
PCM_RESET CI_ADDR[4] 33
R902 47 CI_SLOT 59 25
CAM_WAIT_N CI_ADDR[3] CI_ADDR[0] EB_ADDR[0]
CLOSE TO MSTAR 60 26
REG CI_ADDR[2] CI_ADDR[1] EB_ADDR[1]
R903 33 CI_SLOT 61 27
TPI_CLK CI_ADDR[1] CI_ADDR[2] EB_ADDR[2]
R904 33 CI_SLOT 62 28
TPI_VAL CI_ADDR[3] EB_ADDR[3]
R905 33 CI_SLOT CI_ADDR[0]
TPI_SOP 63 29
CI_DATA[0]
CI_SLOT 64 30
AR900 33 CI_DATA[1]
65 31 CI_ADDR[0-14]
TPI_DATA[0] CI_DATA[2]
66 32 OLED_CI_SLOT CI_SLOT
TPI_DATA[1] 67 33 JK900-*1
AR907
10125901-015LF
TPI_DATA[2] 68 34 35 1
33
TPI_DATA[3] 36 2
37 3 CI_ADDR[4] EB_ADDR[4]
G2 69 G1 38 4
CI_SLOT
AR913 33
CI_OE EB_OE_N
CI_WE EB_WE_N
CI_IORD EB_BE_N1
CI DETECT +3.3V_NORMAL
CI_IOWR EB_BE_N0
CI_SLOT
IC900
74LVC1G32GW +3.3V_NORMAL
B 1 5 VCC
/CI_CD2
CI_SLOT
A 2
/CI_CD1 AR904 33
GND 3 4 Y R911 CI_DATA[0] EB_DATA[0]
10K CI_DATA[1] EB_DATA[1]
CI_DATA[2] EB_DATA[2]
OR_GATE_CI_TI OR_GATE_CI_TOSHIBA CI_DATA[3] EB_DATA[3]
IC900-*1 IC900-*2
SN74LVC1G32DCKR TOSHIBA ELECTRONICS KOREA CORPORATION
EB_DATA[0-7]
@netLa
A VCC IN_B VCC
CI_SLOT
1 5 1 5
CAM_CD1_N AR905 33
B IN_A R913 CI_DATA[4] EB_DATA[4]
2 2
47 CI_DATA[5] EB_DATA[5]
GND Y GND OUT_Y
3 4 3 4
CI_DATA[6] EB_DATA[6]
CI_DATA[7] EB_DATA[7]
CI_DATA[0-7]
IC901
+5V_NORMAL
AP2151WG-7 +5V_CI_ON
IN OUT
5 1
C905 CI_SLOT
0.1uF C906
50V GND
2 1uF
CI_SLOT R923
25V
CI_SLOT 10K
R922
100 EN FLG CI_SLOT
PCM_5V_CTL 4 3
R921
10K
CI_SLOT
+3.5V_ST
2N3906S-RTK
3 2
PWM_DIM 100 MMBT3906(NXP)
KEC_RL_ON_TR(MAIN)
R2301 PD_20_24V_DIODES
OS MODULE LGE MODULE MLB-201209-0120P-N2 PANEL_VCC
1
PWR_DET_MERGE
OPT 1% C2364
3.5V 5 6 GND R2331 0.1uF
R2355
C2302 3.5V 7 8 3.5V NON_DIGITAL_POWER_B/D 1.8K 16V
L2317 IC2309-*1
0.1uF GND 9 10 GND UBW2012-121F C2368 ROHM_PANEL_POWER_FET(SUB)
PD_20_24V not to RESET
0
RRH140P03TB
16V 12V 12V C 10uF R2348
11 12 R2328
EBK61232301
ROHM CO.,LTD. +24V at 8kV ESD
+12V 25V 100K
12V 13 14 12V 10K B Q2321
UBW2012-121F L2307 +24V PANEL_CTL OPT S_1 D_4 C2365
12V GND 2N3904S 1 8
15 16 UBW2012-121F PD_20_24V_ROHM 0.1uF PWR_DET_SEPARATE
GND 24V C2371 KEC_PANEL_CTL_TR
17 18 E
S_2
2 7
D_3
PD_20V PD_24V IC2308 16V
C2304 L2302 10uF C PD_UHD_24V
0.1uF 24V 19 20 24V 10V S_3 D_2 R2340-*2 R2340-*1 R2340 BD48K28G
L2308 C2319 3 6
5.6K 8.2K
50V UBW2012-121F 24V GND or 24V B Q2321-*1 9.1K
21 22 UBW2012-121F 0.1uF G D_1 1% 1% 1% R2356 POWER_DET_1
GND NC or GND 50V MMBT3904(NXP) 4 5
VDD VOUT 0
23 24 NXP_PANEL_CTL_TR 3 2
L2303 OS MODULE L/D_CLK GND
L/D_CLK 25 26 DIGITAL_POWER_B/D E PWR_DET_SEPARATE
PD_20V PD_24V 1
L/D_DI 27 28 L/D_VSYNC L2315 PD_UHD_24V C2351
L/D_DI 25 UBW2012-121F R2341-*1 R2341 GND
R2341-*2 0.1uF
1.6K 1.3K 1.5K 16V 24V-->3.48V
OS MODULE 1% 1% 1% 20V-->3.51V
29 PD_20_24V
Digital Power B/D INCH 24 PIN 22 PIN L/D_VSYNC 12V-->3.58V
.
1%
R2342150K 1%
DDR +1.5V R2
R2337 16K 1%
C2347 OPT
2200pF C2349 C2352
R2339 16K
+1.5V_DDR
+24V 50V
1%
1/16W
+3.3V - eMMC 100pF 0.047uF
6.8K
R2351
L2309 POWER_ON/OFF2_3 R2344 50V 25V
PZ1608U121-2R0TF 10K
TI_TPS54327_1.5V_DDR_DCDC
C2359 C2362 C2363
+3.3V_NORMAL IC2303-*1
RSET2
RSET1
+3.3V_NORMAL 3.3V_EMMC +1.8V DVDD18_EMMC TPS54327DDAR [EP]GND 22uF 22uF 10uF
[EP]
AGND
RLIM
COMP
C2324 C2357 R1 10V 10V 10V
+3.3V_LED
C2322
FB
SS
0.1uF ROHM_BD9D321_1.5V_DDR_DCDC EN
1 8
VIN L2314
10uF 120-ohm 82pF
THERMAL
1%
1/16W
51K
16V VFB VBST 50V
LD2300
R2352
2 7
IC2303
28
27
26
25
24
23
22
L2304 L2305 R2326 VREG5 SW VIN_1 LX_3
PZ1608U121-2R0TF PZ1608U121-2R0TF BD9D321EFJ [EP] 3 6 1 21 L2313
10K THERMAL 4.7uH
SS GND
4 5 VIN_2 2 29 20 LX_2
+3.3V_LED
R2315
DCDC_DIODE_0DTKE00018A(KEC)
EN VIN
3.3K
0DTKE00018A
0.1uF
C2309
0.1uF
C2312
16V 10uF 10uF 0.1uF
IC2305
0.047uF +5V_NORMAL
THERMAL
22uF 22uF 50V PGND_1
ZD2304
16V 16V 0.1uF 35V 35V 4 18 BST 25V
10V 10V R2320 R2321 FB BOOT C2336 SN1302001(TPS65286RHDR)
9
2 7 OPT
PGND_2 5 17 SW_IN2
R1 18K 4.7K L2312 C2360
R2350
1/16W
1% 1%
100K
100K
R2353
2.2uH PGND_3 SW_IN1
1/16W
VREG SW 6 16 1uF
5%
5%
DCDC_DIODE_0DR050008AA(SEMTECH)
1.0V_DCDC_TI
C2325
100pF
50V
3 6
PS064T-2R2MS
DCDC_DIODE
V7V 7 6A 15 NFAULT1
10V 0DR050008AA
ZD2304-*1
/USB_OCD2
SS GND
25V
1uF
C2343
10
11
12
13
14
4
3A 5 C2339
9
C2332-*1 C2338 ZD2302
3300pF 22uF 22uF 2.5V
R2322 10V
MODE/SYNC
EN
SW_OUT2
SW_OUT1
SW_EN2
SW_EN1
NFAULT2
50V 22K 10V
C2328 C2332
1% 1uF 2200pF
+1.8V - LM15U, eMMC 10V 50V
1.0V_DCDC_ROHM
Switching freq: 700K R2
& Vx1 pull-up Vout=0.6*(1+R1/R2)
/USB_OCD3
C2346
+5V_USB_3
+5V_USB_2
Vout=0.765*(1+R1/R2)=1.554V
USB_CTL3
USB_CTL2
R2338
10K
0.0068uF
POWER_ON/OFF1
50V
5.1V:R1-51K, R2-6.8K
+1.8V
+3.3V_NORMAL
IC2301
AZ1117EH-ADJTRG1
+2.5V
IN OUT TU_JP
TU_JP +2.5V_Normal
DCDC_DIODE
ADJ/GND
R2309 IC2300
1 R2312
ZD2303
TJ4220GDP-ADJ [EP]GND
1%
1/16W
75
2.5V
R2307
POWER_ON/OFF2_3
10K TU_JP TU_JP
R2316
C2310 C2311 C2321 22K
R2
1 8
10uF 10uF 0.1uF 1%
1%
1/16W
33
THERMAL
10V 10V
TU_JP
9
2 7 R2317
ADJ/SENSE 47K R1
EN2
1%
3 6
TU_JP
C2320
VIN3 VOUT LM15 Power SEQUENCE
0.1uF
16V
4 2A 5
NC4 NC_2 TU_JP
TU_JP
EAN62206201 C2323
ZD2301
POWER_ON/OFF1(5V)
10uF
10V
0DR050008AA
5V
0DTKE00018A
MAX A TU_JP_DCDC_DIODE(KEC)
+12V
+3.3V_NORMAL
Vout=0.6*(1+R1/R2)
POWER_ON/OFF2_3(1.5V, 2.5V)
L2300
BLM18PG121SN1D
POWER_ON/OFF2_4(1.1V)
DCDC_DIODE_0DTKE00018A(KEC)
Placed on SMD-TOP
OPT IC2302
ZD2300
TPS54427DDA [EP]GND
POWER_ON/OFF2_1 0.1uF
1% C2314 UBW2012-121F
VFB VBST
9
2 7
PS064T-2R2MS
R2302 L2306
R1 2.2uH
51K VREG5 SW
3 6
C2305
100pF
50V
SS GND
R2305
4
4A 5 C2326
22uF
10V
C2329
22uF
10V
C2333
100uF
C2334
10uF
10V
15K C2306 C2313
1uF 0.015uF
10V 50V
1% DCDC_DIODE_0DR050008AA(SEMTECH)
Switching freq: 700K R2 0DR050008AA
ZD2300-*1
Vout=0.765*(1+R1/R2)
L2502
PZ1608U121-2R0TF
+1.1V_VDDC
Placed on SMD-TOP +12V
DCDC_DIODE_0DTKE00018A(KEC)
UF64/68 UF64/68 UF77 UF77
C2510-*1 C2512-*1 C2510 C2512 C2513
10uF 10uF 10uF 0.1uF
10uF 16V 16V 16V R1 IC2502
IC2501 L2501
25V BD86106EFJ
R2521
0DTKE00018A
TPS54427DDA 2uH
5.6K
[EP]GND EAN62653301
100pF [EP]
10K PZ1608U121-2R0TF
ZD2501
1%
50V R2524 EN
1 8
VIN 16V PGND SW_2
0.1uF 1 8
THERMAL
C2517
THERMAL
DCDC_DIODE_0DTKE00018A(KEC)
POWER_ON/OFF2_4 VFB VBST Placed on SMD-TOP
9
9
2 7
2.2uH R2510
VREG5 SW OPT C2504 C2505 C2506 C2507 C2508 C2509 15K R1
R2 3 6
C2500 C2501 C2502
AGND
3 6
EN
0.0068uF 10uF 10uF 100uF 10uF 10uF 1%
PS064T-2R2MS R2500 50V
R2522
SS GND 10uF 10uF 0.1uF 6.8K 10V 10V 10V 10V C2511
4
4A
5 FB
4
6A 5
COMP
47pF
11K
C2518 C2519
0DTKE00018A
27K 22uF
22uF
ZD2500
10V 10V
R2523
CPU_VID_LM14_A0
1/16W
10K
POWER_ON/OFF2_4
1%
1%
R2-1.13V
R2511
1/16W
R2501
CPU_VID_LM14_A1
R2515
R2519
1/16W
56K
C2503 10K
1%
LM14A_A0_ONLY
22K
75K
0.1uF
1/16W
R2504
1%
1%
KEC_CPU_CORE_VID_FET(MAIN)
KEC_CPU_CORE_VID_FET(MAIN)
R2512
1/16W
0DR050008AA
6.2K
+3.3V_NORMAL +3.3V_NORMAL C2515 C2516 1%
ZD2501-*1 R2
KEC_CPU_CORE_VID_FET
R2516
1%
R2520
1uF 2200pF
1.6K
75K
10V 50V
1%
1%
1.0V_DCDC_ROHM LM14A_A0_ONLY
1/16W
+3.3V_NORMAL R2505
56K
R2513 D R2517 D 1%
2N7002KA
2N7002KA
2N7002KA
Q2502
Q2503
G G 10K DCDC_DIODE_0DR050008AA(SEMTECH)
CPU_VID0 CPU_VID1 0DR050008AA
S S R2503
Q2500
0 5% 0 5% G ZD2500-*1
CORE_VID0
D D 0 5% S
Q2502-*1 Q2503-*1 LM14A_A0_ONLY
G G
2N7002K 2N7002K
S S LM14_A1
DIODEDS_CPU_CORE_VID_FET(SUB) DIODEDS_CPU_CORE_VID_FET(SUB) R2-1 R2-2 LM14_A0 LM14_A1 LM14_A0
V_out V_out V_out V_out
Delete this part when LM14A0 used all.
Boot High High 1.06 1.163
Boot 0.98 1.15
Kernel High Low 1.01 1.013 D
Kernel Q2500-*1
0.98 0.98 G
Kernel Low Low 0.96 0.969 2N7002K
S
DIODEDS_CPU_CORE_VID_FET
LM14A1 CORE_VID1 NOT USE.
Vout=0.765*(1+R1/R2) Vout=0.8*(1+R1/R2) CORE_VID1
DAISHINKU_MICOM_CRYSTAL(SUB)
DAISHINKU_MICOM_CRYSTAL(SUB)
DAISHINKU_MICOM_CRYSTAL(SUB)
R3016 1K
R3014 10K
MICOM_DEBUG
1
LOGO_LIGHT
MICOM_RESET
2
MICOM_DEBUG EAW58239602
X3000
WIFI_EN
3
4
MICOM_RESET 32.768KHz +3.5V_ST
5
HDMI_WAUP:HDMI_INIT R3028
4.7M
MHL_DET_LM15 OPT
0 R3037
MHL_DET_LM15
10K
POWER_DET_1
R3032
10K
R3030
MICOM_RESET_SW
GND
MICOM_RESET_22OHM
SW3000
JTP-1127WEM
2 1
33
R3031
1%
1/16W
270K
OPT
C3004
P124/XT2/EXCLKS
0.47uF
0.1uF
+3.5V_ST 4 3
16V
R3029
P122/X2/EXCLK
P41/TI07/TO07
C3001
P137/INTP0
P120/ANI19
P40/TOOL0
P123/XT1
C3000
P121/X1
0.1uF MICOM_RESET_33OHM
R3029-*1 33
RESET
+3.5V_ST
REGC
VDD
VSS
R3021-*1
LCD
OLED
R3021
LM14A Power SEQUENCE
1K
10K 5%
1/16W
48
47
46
45
44
43
42
41
40
39
38
37
POWER_ON/OFF1(5V) P60/SCLA0 1 36 P140/PCLBUZ0/INTP6 RL_ON
SCART_MUTE
I2C_SCL_MICOM
P61/SDAA0 2 35 P00/TI00/TXD1 POWER_ON/OFF2_4
I2C_SDA_MICOM SCART_MUTE
P62 3 34 P01/TO00/RXD1
3D&L_DIM_EN POWER_ON/OFF2_4
POWER_ON/OFF2_1(3.3V)
P63 4 33 P130
PANEL_CTL
P31/TI03/TO03/INTP4 IC3000 P20/ANI0/AVREFP
POWER_ON/OFF2_1
WOL/WIFI_POWER_ON 5 32 KEY2
POWER_ON/OFF2_3(1.5V)
IR
P75/KR5/INTP9/SCK01/SCL01 6 R5F100GEAFB#30 31 P21/ANI1/AVREFM
KEY1
R3000
100 P74/KR4/INTP8/SI01/SDA01 7 30 P22/ANI2
HDMI_CEC_MICOM
POWER_ON/OFF2_3
P72/KR2/SO21 9 28 P24/ANI4
MODEL1_OPT_0
P71/KR1/SI21/SDA21 10 27 P25/ANI5
SOC_RESET EYE_SDA SIDE_HP_MUTE
P70/KR0/SCK21/SCL21 11 26 P26/ANI6
EYE_SCL MHL_EN MHL_EN
P30/INTP3/RTC1HZ/SCK11/SCL11 12 25 P27/ANI7
MODEL1_OPT_1
13
14
15
16
17
18
19
20
21
22
23
24
AR3000
3.3K
EYE_Q
+3.5V_ST
P50/INTP1/SI11/SDA11
P51/INTP2/SO11
P17/TI02/TO02
P16/TI01/TO01/INTP5
P15/PCLBUZ1/SCK20/SCL20
P14/RXD2/SI20/SDA20
P13/TXD2/SO20
P12/SO00/TXD0/TOOLTXD
P11/SI00/RXD0/TOOLRXD/SDA00
P10/SCK00/SCL00
P146
P147/ANI18
MICOM MODEL OPTION
+3.5V_ST
10K
10K
MICOM_OLED
MICOM_LOGO
MICOM_H15
R3006
R3008
R3013
0 1
MODEL1_OPT_3
MODEL_OPT_3 LM15U/LM14A H15
SOC_RX
POWER_DET
EDID_WP
URSA_RESET_MICOM
URSA_RESET_MICOM
AMP_MUTE
WOL_WAKE_UP
INV_CTL
MICOM_LM15U/LM14A
POWER_ON/OFF1
WOL_CTL
SOC_TX
LED_R
MICOM_NON_LOGO
10K
10K
10K
MICOM_LCD
R3009
R3012
R3004
For CEC
R3015
10K +3.5V_ST
CEC_DIODE(SUB)
MICOM_LM14A
EAH62792701
LED_R
SOC_RESET
D3000-*1
30V
BAT54_TSC
R3033 R3034
27K 120K
LM14A : Active high reset
G
D3000
BAT54_SUZHO
CEC_REMOTE HDMI_CEC_MICOM
S
CEC_DIODE(MAIN)
EAH61433701 Q3001
RUE003N02
G
ROHM_CEC_FET(MAIN) Q3001-*1
EBK61731401 SI1012CR-T1-GE3
D
VISHAY_CEC_FET(SUB)
EBK61731301
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION. BSD-15Y-LM14A-030_00-HD
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM14A 2015-01-21
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. MICOM 30
5V_HDMI_3
5V_DET_HDMI_3
R3309
1.8K
ESD_HDMI
R3312
R3302
VA3300
3.3K
EAG63530103 EAG63530103 EAG63530103
1K R3337 R3305 HDMI_JACK_CNPLUS(MAIN) HDMI_JACK_CNPLUS(MAIN) HDMI_JACK_CNPLUS(MAIN)
33 JK3300-*1 JK3301-*1 JK3302-*1
4.7K 5501-56219 5501-56219 5501-56219
C OPT NON_HDMI_EXT_EDID
Q3300 TMDS_DATA2+
B 1K 1 TMDS_DATA2+ TMDS_DATA2+
1 1
2N3904S HDMI_HPD_3 TMDS_DATA2_SHIELD
2 TMDS_DATA2_SHIELD
2 TMDS_DATA2_SHIELD
BODY_SHIELD R3300 R3303 TMDS_DATA2- TMDS_DATA2-
2
3 3 TMDS_DATA2-
3
100K R3339 TMDS_DATA1+
4 TMDS_DATA1+ TMDS_DATA1+
E 4.7K
4 4
20 TMDS_DATA1_SHIELD
5 TMDS_DATA1_SHIELD TMDS_DATA1_SHIELD
KEC_HDMI_HPD_3_TR HDMI_EXT_EDID TMDS_DATA1-
5 5
ESD_HDMI
6 TMDS_DATA1- TMDS_DATA1-
VA3302
6
C TMDS_DATA0+
7 TMDS_DATA0+ TMDS_DATA0+
6
7
19 AR3309 TMDS_DATA0_SHIELD TMDS_DATA0_SHIELD
7
DDC/CEC_GND 12 12 TMDS_CLK-
12
CEC CEC OPT 1.8K
ESD_HDMI
13 13 CEC
16 13
R3335
R3316
VA3308
SDA VA3304 VA3306 RESERVED
14 RESERVED RESERVED OPT
3.3K
14 14
1K R3336 R3319
ESD_HDMI ESD_HDMI SCL
15 SCL
15 SCL 33
15 SDA SDA
15
4.7K
SCL 16 16 SDA
16
DDC/CEC_GND DDC/CEC_GND
17 17 DDC/CEC_GND
14 VDD[+5V] VDD[+5V]
17
RESERVED 18 18 VDD[+5V]
18
OPT C OPT
HOT_PLUG_DETECT
CEC_REMOTE 19 HOT_PLUG_DETECT
19 HOT_PLUG_DETECT BODY_SHIELD Q3305 R3318
13 19
R3315
CEC AR3300 20 100K 2N3904S B 1K
20 20 HDMI_HPD_1
12 5.1 BODY_SHIELD BODY_SHIELD 20
BODY_SHIELD
TMDS_CLK- 1/16W OPT
ESD_HDMI
VA3312
E
11 CK-_HDMI3
TMDS_CLK_SHIELD 19
CK+_HDMI3 HOT_PLUG_DETECT
10
TMDS_CLK+ D0-_HDMI3 18
VDD[+5V]
9 D0+_HDMI3 AR3311
TMDS_DATA0- 17 33
DDC/CEC_GND
8 DDC_SDA_1
TMDS_DATA0_SHIELD 16
SDA DDC_SCL_1
7
TMDS_DATA0+ 15
SCL VA3311
6 ESD_HDMI
TMDS_DATA1- 14
RESERVED VA3309
5 CEC_REMOTE ESD_HDMI
TMDS_DATA1_SHIELD 13
CEC AR3307
4 AR3301
TMDS_DATA1+ 12 5.1
5.1 TMDS_CLK- 1/16W
3 1/16W
TMDS_DATA2- 11 CK-_HDMI1
D1-_HDMI3 TMDS_CLK_SHIELD
2 CK+_HDMI1
TMDS_DATA2_SHIELD D1+_HDMI3 10
TMDS_CLK+ D0-_HDMI1
1 D2-_HDMI3
TMDS_DATA2+ 9 D0+_HDMI1
D2+_HDMI3 TMDS_DATA0-
8
JK3301 TMDS_DATA0_SHIELD
HDMI_JACK_YEON(SUB) 7
TMDS_DATA0+ AR3308
05008WR-H19C
EAG63530104
HDMI3 6
TMDS_DATA1-
5.1
1/16W +3.5V_ST C
YEON HO ELECTRONICS CO., LTD EBK61012701
5 D1-_HDMI1
TMDS_DATA1_SHIELD B Q3304-*1
D1+_HDMI1 MMBT3906(NXP)
R3326
4 MHL_NXP_TR(MAIN)
TMDS_DATA1+
MHL
D2-_HDMI1
10K
E
5V_HDMI_2 3 D2+_HDMI1
TMDS_DATA2- MHL
5V_DET_HDMI_2 R3327 E
R3308 2 10K Q3304
TMDS_DATA2_SHIELD MHL_KEC_TR(SUB)
1.8K 0TR390609DC
ESD_HDMI
1 B
R3304 OPT
R3310
VA3301
TMDS_DATA2+ 2N3906S-RTK
3.3K
1K R3338 MHL C
R3307 C
33 MHL R3325
4.7K R3317 0
C JK3302 B
NON_MHL
R3306 MHL_DET_LM15
Q3301
R3328
HDMI_JACK_YEON(SUB) 1K
B 1K Q3303
R3314
NON_MHL
2N3904S HDMI_HPD_2 MHL
10K
BODY_SHIELD EAG63530104 VA3310 C3303 E
R3301 R3320 2N3904S
05008WR-H19C 5.6V 0.1uF
100K 300K KEC_MHL_TR
0
20 E YEON HO ELECTRONICS CO., LTD MHL 16V
KEC_HDMI_HPD_2_TR OPT MHL Spec C
ESD_HDMI
C AR3310
VA3303
19 33
HOT_PLUG_DETECT Q3301-*1 B DDC_SDA_2 B Q3303-*1
MMBT3904(NXP) MMBT3904(NXP)
18 NXP_MHL_TR
VDD[+5V] NXP_HDMI_HPD_2_TR DDC_SCL_2
E E
17
DDC/CEC_GND VA3305 VA3307
ESD_HDMI
HDMI1 with MHL
16 ESD_HDMI
SDA
15
SCL
HDMI_ARC
14
RESERVED
CEC_REMOTE
13
CEC
AR3303
12 5.1
TMDS_CLK- 1/16W
11
TMDS_CLK_SHIELD CK-_HDMI2
EDID external EEPROM +5V_NORMAL
10 CK+_HDMI2 E
TMDS_CLK+ 5V_HDMI_3
D0-_HDMI2
9 MMBT3904(NXP)
TMDS_DATA0- D0+_HDMI2 B
Q3302-*1
A1
A2
EAH61714301
8 C MMBD6100
TMDS_DATA0_SHIELD
NXP_HDMI_EXT_EDID_TR D3309
7 SUZHOU_DDC_DIODE(MAIN)
TMDS_DATA0+
C
AR3306
6 5.1
TMDS_DATA1- 1/16W E
KEC_HDMI_EXT_EDID_TR
ATMEL_HDMI_EXT_EDID
5 2N3904S
TMDS_DATA1_SHIELD D1-_HDMI2 ROHM_HDMI_EXT_EDID EDID_WP
4 D1+_HDMI2 IC3301 Q3302 B IC3301-*1
TMDS_DATA1+
D2-_HDMI2 BR24G02FJ-3GTE2 C AT24C02C-SSHM-T
KEC_DDC_DIODE(SUB)
3 EAH61714301
TMDS_DATA2- D2+_HDMI2
D3309-*1
2 A0 VCC HDMI_EXT_EDID MMBD6100 A0 VCC
TMDS_DATA2_SHIELD 1 8 A2 1 8
1 C
TMDS_DATA2+ R3323
A1 WP AR3305 A1 A1 WP
2 7 4.7K 1/16W 2 7
47K
JK3300
HDMI_JACK_YEON(SUB) A2 SCL A2 SCL
05008WR-H19C 3 6 3 6
EAG63530104
HDMI2 with ARC GND SDA GND SDA
YEON HO ELECTRONICS CO., LTD 4 5 4 5
R3321
22
DDC_SCL_3
HDMI_EXT_EDID
R3322
22
DDC_SDA_3
HDMI_EXT_EDID
MHL
Current Limit 5V_HDMI_1
MHL_DIODE(KEC) MHL
0DTKE00018A L3301
ZD3300-*1 IC3300 BLM31PG500SN1
5V_MHL TPS2553DBV 50-ohm DDC pull-up
IN OUT D3304
ESD_5V_HDMI_1
1 6
5V_HDMI_2 5V_HDMI_1
C3301 ZD3300 MHL 30V MHL +5V_NORMAL +3.5V_ST
MHL
VA3313
A1
A2
20K
A1
A2
0DR050008AA
A1
A2
C
PZ1608U121-2R0TF SUZHOU_DDC_DIODE(MAIN) D3308
C
D3310
SUZHOU_DDC_DIODE(MAIN)
MHL_SUZHOU_DDC_DIODE(MAIN)
MHL MHL
C3300
AR3302
0.1uF
AR3304
1/16W
/MHL_OCP
1/16W
16V
47K
47K
R3808
C3822 C3805 C3806
1/4W
VA3806 150pF 27pF 100pF C3811 COMP1_Y
75
1%
5.5V OPT 50V 50V 47pF R3831
50V 0
OPT OPT
Foxconn_OPTIC_JAKC(SUB)
R3832-*1
0
JK3800-*1
2F01TC1-CLM97-4F AV/COMP_DAMPING_0ohm
GND +3.3V_NORMAL
1 AV/COMPONENT_REAR(DV)
AV/COMPONENT_REAR(PV)
Fiber Optic
EAG60968217 EAG60968213
JK3802-*1 JK3802
VCC 2 PPJ245N2-01
PPJ245-31
R3807
6E [RD2]E-LUG [ GN/YL]E-LUG
6A 10K
VIN 3 R3803
1K 1608 sizs For EMI/ESD
[RD2]O-SPRING 5A
+3.3V_NORMAL 4 5E [GN/YL]O-SPRING AV1_CVBS_DET
1608 sizs For EMI/ESD
Solteam_OPTIC_JACK(MAIN) AV/COMP_DAMPING_3.3ohm
SHIELD
[RD2]CONTACT 4A
[GN/YL]CONTACT
4E VA3803
3.3 R3811
GND 5.6V COMP1_Pb
1
5B +3.3V_NORMAL
Fiber Optic
JST1223-001
4C 50V 50V
5.5V R3810 AV/COMP_DAMPING_0ohm OPT 50V
OPT 1%
5C 10K
VINPUT 5C [RD1]O-SPRING [RD1]O-SPRING
SPDIF_OUT
3
R3802
4
[GN/YL]E-LUG 6E [RD2]E-LUG
6A
1608 sizs For EMI
R3812
R3805 10K
COMP1/AV1/DVI_L_IN
VA3802 R3801
0
5.6V 470K
C3801 C3803 C3807 R3814
560pF 100pF 1000pF 12K
50V
50V 50V OPT
OPT OPT
HP OUT
JK3803
PEJ034-01
E_SPRING 3
HP_LOUT_MAIN
R3821
HP_OUT
OPTC3819 HP_OUT
22K
AR3800 L3801
100 0.01uF R3804
PZ1608U121-2R0TF
OPT
1/16W 150
OPT T_SPRING 5
C3820 10K
22K
HP_OUT
0.01uF R3819 HP_OUT
OPT
100 B_TERMINAL2 7B
HP_DET
1/16W
HP_OUT 5% T_TERMINAL2 6B
HP_OUT
L3800 R3818
PZ1608U121-2R0TF 150
Close to Main soc HP_ROUT_AMP HP_OUT
C3816
1/10W
5%
0.22uF VA3808
25V 5.6V
HP_OUT
+3.5V_ST +3.5V_WIFI
IC4100
AP2191WG-7
IN OUT
5 1
C4100 R4119
0.1uF GND 10K
2
OPT
WIFI_EN R4101 33 EN FLG
4 3
C4110
C4108 22uF
GND 1 2 +3.5V_WOL
0.1uF 10V
R4111 R4113
M_RFModule_RESET
100 BT_RESET 3 4 USB_DM 0
WIFI_DM
C4103 R4114 +3.5V_ST
0.1uF NC 5 6 USB_DP 0
Place Near Wafer WIFI_DP
R4112
WOL/WIFI_POWER_ON
100 WOL 7 8 GND C4107 C4109
5pF 5pF
AR4101 R4106 R4107
EAH61515101
100 C4104
0.1uF
SDA 9 10 GND D4100
50V 50V
10K 10K
EYE_SDA 1% 1%
RCLAMP0502BA
EYE_SCL
SCL 11 12 KEY1 SEMTECH_WIFI_DMDP_ESD(MAIN) AR4102
100
+3.5V_ST
R4110 GND 13 14 KEY2 KEY1
10K KEY2
5%
IR 15 16 +3.5V_ST +3.5V_ST
IR
C4105 C4111 C4112
100pF LED_R 17 18 GND C4106
1000pF
0.1uF 0.1uF
50V 50V OPT OPT
LOGO_LIGHT_WAFER
LED_R OPT
R4109
1.8K
LED_R
OPT 19
GND
C4102
0.1uF
16V
IR
+3.5V_ST
IC4101
AO-R123C7G-LG
R4103
1/16W
R4105
1/10W
IR_PROTO
IR_PROTO
IR_PROTO
330
5%
47
5%
GND
G
VS
V
O
OUT
SMD bottom for ESD 10.5T
OPT OPT OPT OPT OPT HDMI2 HDMI3
GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H
HDMI1
GASKET_8.0X6.0X10.5H
M4102 M4104 M4106 M4110 M4114
MDS62110225 MDS62110225 MDS62110225 HDMI1_BOT_SMD_10.5T HDMI2_BOT_SMD_10.5T HDMI3_BOT_SMD_8.5T
MDS62110225 MDS62110225 HDMI3_BOT_SMD_10.5T
GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X8.5H GASKET_8.0X6.0X10.5H
M4100 M4108 M4115 M4115-*1
MDS62110225 MDS62110225 MDS62110209 MDS62110225
LOGO_LIGHT C
B
LOGO_LIGHT
LOGO_LIGHT
1K Q4100
LOGO_LIGHT
R4104
R4102
E
C4101 LOGO_LIGHT MMBT3904(NXP)
10K
0.1uF
16V
+5V_USB_3
USB3
OCP USB1 MAX 1.0A
JK4302
3AU04S-305-ZC-(LG)
+5V_USB_1
2
USB_DM3
IC4300
BD2242G R4301
2.2
3
USB_DP3
USB_ESD(SD05)
RCLAMP0502BA
0DR050008AA
R4305 VIN VOUT
4.7K 1 6 C4322 C4323
D4301
D4302
4
USB_ESD(KEC) 22uF
5V
10uF
C4300 GND ILIM 0DTKE00018A 10V
10V
5
0.1uF 2 5 D4301-*1
16V
14K
R4306
1%
EN OC
/USB_OCD1 3 4
EAH61515101
SEMTECH_USB_DMDP_ESD(MAIN)
USB_CTL1
D4302-*1
R4304 DF3D6.8MS
10K
EAH62735601
TOSHIBA_USB_DMDP_ESD(SUB)
+5V_USB_2
USB2
MAX 1.0A
JK4300
3AU04S-305-ZC-(LG)
USB DOWN STREAM
R4302
2.2
2
USB_DM2
R4303
2.2
3
USB_DP2
SEMTECH_USB_DMDP_ESD(MAIN)
RCLAMP0502BA
EAH61515101
USB_ESD(SD05)
0DR050008AA
D4300
C4310
4
C4311
D4303
5V
10uF 22uF
5
10V 10V
USB_ESD(KEC)
0DTKE00018A
D4303-*1
D4300-*1
DF3D6.8MS
EAH62735601
TOSHIBA_USB_DMDP_ESD(SUB)
+5V_USB_1
USB1 (3.0)
USB_ESD(SD05) MAX 1.2A
ZD4302
0DR050008AA
USB3.0_TVS VBUS
1
D4304
D-
USB_DM1 RCLAMP0544T.TCT 2
6.5VTO11.0V D+
USB_DP1 1 8 3
2 7 GND
4
3 6 STDA_SSRX-
SSUSB_RXP 5
4 5
STDA_SSRX+
SSUSB_RXN 6
9 GND_DRAIN
7
USB3.0_TVS
STDA_SSTX-
D4305 8
RCLAMP0544T.TCT STDA_SSTX+
9
6.5VTO11.0V
1 8 10
2 7 SHIELD
3 6
SSUSB_TXP 4 5
SSUSB_TXN
9
EU
CLOSE TO JUNCTION
R4601
10K
EU
R4602
100
SC_DET
EU
VA4601 C4604
5.6V 0.1uF
EU
SC_CVBS_IN
Full Scart 1% EU
1/4W
75
R4607
VA4609
EU
C4605
5.5V 47pF
EU 50V
EU
EU R4615
AV_DET 0
22
COM_GND VA4610 DTV/MNT_V_OUT
21 5.5V
SYNC_IN EU EU OPT OPT
75 C4606 C4607
20
SYNC_OUT R4604 68pF 68pF
19 50V 50V
SYNC_GND2
18
SYNC_GND1 EU
R4614
17 22
RGB_IO
16 SC_FB
R_OUT VA4602
15 5.6V
RGB_GND EU
EU
14 R4610
R_GND 75
13
D2B_OUT
12 VA4603 SC_R
G_OUT
5.5V EU
11 EU
D2B_IN R4608
75
10
G_GND
9
ID
8 VA4604 SC_G
B_OUT
5.5V EU
7
AUDIO_L_IN R4611
EU 75
6
B_GND
5
AUDIO_GND
4
SC_B
ICVL0518100Y500FR_
AUDIO_L_OUT VA4605
EU_ESD_SC_ID(SUB)
3 5.5V EU
AUDIO_R_IN EU R4609
2 75
AUDIO_R_OUT
1
VA4600-*1
VA4600 EU
20V R4616
EU_ESD_SC_ID(MAIN) SIGN460005 15K
PSC008-01 SC_ID
JK4600 EU
R4605
10K R4617
SC_L_IN 3.9K
VA4611 R4612
5.6V EU 12K
R4600 EU
EU 470K
EU
R4606
10K
SC_R_IN
VA4606
5.6V
R4613
EU EU 12K
R4603 EU
470K
EU
BLM18PG121SN1D
L4600
DTV/MNT_L_OUT
VA4607 EU EU
5.6V C4600 C4602
EU 1000pF 4700pF
50V
EU
BLM18PG121SN1D
L4601
DTV/MNT_R_OUT
VA4608
EU EU
5.6V C4603
EU C4601 4700pF
1000pF
50V
C5000 C5001
0.1uF 0.01uF
16V 50V
T-36TM9G_30150_02HF EAG35781015 EAG35781010
NEW_LAN_JACK_3SIM NEW_LAN_JACK_ESD(1st) OLD_LAN_JACK
JK5000-*2 JK5000-*1 JK5000
36TM9G-30150-02HF BS-RV30330 RJ45VT-01SN002
FREEPORT RESOURCES ENTERPRISES CORP. U.D. ELECTRONIC CORP XML KOREA CO., LTD
1 1 1
1 1 1
EPHY_TDP
2 2 2
2 2 2
3 3 3
3 3 3
EPHY_TDN
4 4 4
4 4 4
EPHY_RDP
5 5 5
5 5 5
6 6 6
6 6 6
EPHY_RDN
7 7 7
7 7 7
VA5000 VA5001 VA5002 VA5003
8 8 8 5.5V 5.5V 5.5V 5.5V
8 8 8
LAN_ESD(MAIN)
9 9 9
ICVS0518150FR_
ICVS0518150FR_
ICVS0518150FR_
LAN_ESD(SUB)
LAN_ESD(SUB)
LAN_ESD(SUB)
LAN_ESD(SUB)
VA5000-*1
VA5001-*1
VA5002-*1
VA5003-*1
+3.3V_NORMAL
R5805
AMP_RESET_N 100
TAIYO_AMP_COIL
NRS6045T100MMGK
1/16W
R5806 C5806 L5802
L5801 10.0uH
4.7K 1000pF
PZ1608U121-2R0TF 50V SPK_L+
50V
AUD_SCK
+24V_AMP
22000pF
R5807
1/10W
C5807
3.3
R5811
5%
C5821
C5805 0.1uF 4.7K
50V
[EP]GND
0.1uF C5813
C5809 390pF
VDD_IO
GND_IO
PGND1A
PVDD1A
PVDD1B
16V 10uF 50V
CLK_I
RESET
BST1A
OUT1A
35V
C5819
0.47uF
50V
AD
C5814
390pF
50V C5822 R5812
R5808
1/10W
TAIYO_AMP_COIL
0.1uF SPEAKER_L
3.3
50V 4.7K
5%
NRS6045T100MMGK
40
39
38
37
36
35
34
33
32
31
L5805
NC_1 1 30 OUT1B 10.0uH
SPK_L-
I2C_SDA4
11
12
13
14
15
16
17
18
19
I2C_SCL4
20
TAIYO_AMP_COIL
NRS6045T100MMGK
C5802 C5804
33pF 33pF L5803
50V 50V 10.0uH
SCL
FAULT
MONITOR_0
MONITOR_1
MONITOR_2
BST2B
PGND2B
OUT2B
PVDD2B
PVDD2A
SPK_R+
+3.3V_NORMAL
R5809
1/10W
+24V_AMP
3.3
5%
C5823 R5813
R5801 0.1uF 4.7K
10K C5815 C5820 50V
390pF 0.47uF
R5804 C5810 50V
C5816
50V
SPEAKER_R
C 100 10uF 390pF
35V 50V TAIYO_AMP_COIL
R5800 C5803 C5824 R5814
R5810
1/10W
B Q5800 C5808 NRS6045T100MMGK
AMP_MUTE 1000pF 0.1uF 4.7K
3.3
2N3904S 50V
5%
10K 22000pF L5804 50V
E KEC_AMP_MUTE_TR
WOOFER_MUTE
50V 10.0uH
I2S_AMP
SPK_R-
SM-6045-100
GET_AMP_COIL
L5804-*1
C 10.0uH 4P Box type
B WAFER-ANGLE
Q5800-*1
MMBT3904(NXP)
NXP_AMP_MUTE_TR
E
TP5801 WOOFER_MUTE SPK_L+
4
TP5802 I2S_AMP
SPK_L-
3
SPK_R+
2
SPK_R-
1
P5800
+3.3V_NORMAL
R5912
Woofer_AMP
4.7K SM-6045-100
+24V_AMP_WOOFER Woofer_AMP Woofer_GET_AMP_COIL
+24V
+3.3V_NORMAL R5910 L5902-*1
Woofer_AMP AMP_RESET_N 100 10.0uH
L5900
UBW2012-121F 1/16W Woofer_AMP
Woofer_AMP
R5911 C5923
L5901 Woofer_AMP L5902
4.7K 1000pF 10.0uH Woofer_TAIYO_AMP_COIL
BLM18PG121SN1D 50V SPK_L+_WF
NRS6045T100MMGK
Woofer_AMP
50V
AUD_SCK Woofer_AMP
Woofer_AMP
+24V_AMP_WOOFER
22000pF
R5902
C5905
3.3 Woofer_AMP
Woofer_AMP 1/10W R5906
C5919
C5904 Woofer_AMP 0.1uF 4.7K
Woofer_AMP 50V
[EP]GND
0.1uF C5913
C5907 390pF
VDD_IO
GND_IO
PGND1A
PVDD1A
PVDD1B
16V 10uF 50V
CLK_I
RESET
BST1A
OUT1A
Woofer_AMP
35V
C5917
0.47uF
50V
Woofer_AMP
Woofer_AMP
AD
C5914 Woofer_AMP
390pF
50V C5920 R5907
R5903
3.3
0.1uF
50V 4.7K
SPEAKER_L_WOOFER
40
39
38
37
36
35
34
33
32
31
1/10W
Woofer_AMP L5905
NC_1 1 30 OUT1B 10.0uH Woofer_TAIYO_AMP_COIL
SPK_L-_WF
NRS6045T100MMGK
VDD_PLL 2 29 PGND1B C5909
THERMAL 22000pF
Woofer_AMP NC_2 3 41 28 BST1B 50V SM-6045-100
Woofer_GET_AMP_COIL
C5902
1uF Woofer_AMP
10V GND 4 27 VDR1 L5905-*1
10.0uH
I2C_SDA4
1/16W SDA 10 21 OUT2A 50V
11
12
13
14
15
16
17
18
19
20
+24V_AMP_WOOFER
Woofer_AMP
C5908
10uF
35V
C5906
22000pF
50V
Woofer_AMP
Woofer_AMP
WOOFER_MUTE
R5909
4.7K
I2S_WOOF_OUT
I2S_WOOF_OUT
SMAW250-04
Woofer_Wafer_4P
P5900
WAFER-ANGLE
SPK_L+_WF
2
SPK_L-_WF
1
FW25001-02(SPK 2P)
P5901
Woofer_Wafer_2P
WAFER-ANGLE
EU
L6000
IC6000
AUD_OUT >> EU/CHINA_HOTEL_OPT AZ4580MTR-E1 EU
C6004
EU EU 0.1uF
C6000 50V
DTV/MNT_L_OUT
R6000 OUT1
1 8 VCC
EU
[SCART AUDIO MUTE]
10uF 2.2K EU
OPT OPT EU R6011 C6008
C6002 R6002 R6004 33K IN1- 7 OUT2 SIGN600007 2.2K
2 DTV/MNT_R_OUT DTV/MNT_L_OUT
6800pF 470K
C6003 33pF 10uF
EU
IN1+ EU 6 IN2- R6008
EU
33K
OPT
R6010
OPT
3 C6007
470K EU
C6005 33pF 6800pF C
R6013
VEE 5 IN2+ Q6000 B 1K
4 EU
MMBT3904(NXP) EU_SCART_MUTE_ISAHAYA
SCART_AMP_L_FB
E EU Q6002
RT1P141C-T112
R6007
1/16W
E
100K
EU SCART_AMP_R_FB SCART_MUTE
OPT
5%
EU
R6012
1/16W
R6006 R6020
100K
5.6K 0
OPT
B
SCART_Lout
5%
EU
1/16W EU
R6009
1/16W
R6021 R6016
100K
Q6002-*1
EU EU SCART_Rout
E
EU
R6015
1/16W
1/16W
100K
5% EU EU C
OPT
B
MMBT3904(NXP)
EU_SCART_MUTE_NXP
CLOSE TO MSTAR E EU
CLOSE TO MSTAR
HP_OUT
R6102
HP_BYPASS 1% C6108 C6106 1% HP_BYPASS
43K
43K
R6107 10pF
1%
1%
OUTR OUTL 10pF 0
0 50V 3 12 50V R6108
HP_LOUT_AMP
HP_ROUT_AMP
+3.3V_NORMAL GND_1 UVP
4 11
C6103
1uF
10V
HP_OUT
2.7K
R6301
R6303
R6305
JAPAN
JAPAN
-----------------------------
1 0 CLKIN CLKDIV1 AUX2UC
1 28
JAPAN
JAPAN
JAPAN
R6317
R6318
R6315
R6319
R6316
OPT
OPT
1.2K
1.2K
1.2K
1.2K
1.2K
CLKDIV2 AUX1UC
2 27
JAPAN
R6302
R6304
R6306
JAPAN
OPT
OPT
PGND XTAL2
+5V_NORMAL 4 25
R6307 33 JAPAN
S2 XTAL1 /PCM_CE1 SMARTCARD_DATA
JAPAN 5 24 R6308 33 JAPAN
EB_OE_N SMARTCARD_CLK
L6300 R6309 33 JAPAN
EB_BE_N0 SMARTCARD_DET
BLM18PG121SN1D VDDP OFF R6310 33 JAPAN
JAPAN 6 23 EB_BE_N1 SMARTCARD_RST
JAPAN
C6301 C6303
10uF 0.1uF S1 GND JAPAN
10V 16V 7 22 R6311 33 EB_WE_N SMARTCARD_VCC
L6301 JAPAN
+3.3V_NORMAL
JAPAN
VUP VDD BLM18PG121SN1D
8 21
JAPAN
JAPAN JAPAN
C6302 PRES RSTIN C6305 C6306
0.1uF 9 20 0.1uF 0.1uF
16V 16V 16V
B-CAS SLOT
PRES CMDVCC
10 19
P6300
I/O PORADJ 10057542-1311FLF(B CAS Slot)
11 18
JAPAN
C6304 RESERVED_1
0.1uF C4
16V
GND
C5
VPP JAPAN
C6
JAPAN
R6313
75 I/O
C7
75 ohm in I/O is for short circuit Protection
RESERVED
C8
SW1
S1
+3.3V_NORMAL
JAPAN
JAPAN
10K
R6312
R6314
1K SW2
S2
JAPAN_DIODE(SD05) JAPAN_DIODE(SD05)
0DR050008AA 0DR050008AA
ZD6300 ZD6301
5V 5V
JAPAN_DIODE(KEC)
0DTKE00018A
ZD6300-*1
JAPAN_DIODE(KEC)
0DTKE00018A
ZD6301-*1
FE_DEMOD2_TS_ERROR
FE_DEMOD3_TS_CLK
1. should be guarded by ground FE_DEMOD3_TS_SYNC
2. No via on both of them FE_DEMOD3_TS_VAL
3. Signal Width >= 12mils FE_DEMOD3_TS_ERROR
close to Tuner Signal to Signal Width = 12mils FE_DEMOD3_TS_DATA
+3.3V_TUNER Ground Width >= 24mils
L6500
PZ1608U121-2R0TF close to TUNER
1 +3.3V_LNA_TU C6501
0.1uF TU_K/M/W_TW/BR/CO R6507 1K
TU_K/M/W_TW/BR/CO TU_K/M/W_TW/BR/CO
2 RF_SWITCH_CTL_TU RF_SWITCH_CTL
C6504 R6503
0.1uF 10K
TU_ALL_IntDemod
R6506 1K
3 IF_AGC_TU IF_AGC
C6502 close to Tuner TU_ALL_IntDemod
0.1uF
16V TU_W_BR/TW
TU_ALL AR6500-*1
AR6500
33 200
1/16W +3.3V_NORMAL
PZ1608U121-2R0TF
4 I2C_SCL5_TU I2C_SCL5
C6505
I2C_SDA5 +3.3V_TUNER
47pF
L6504
5 50V
I2C_SDA5_TU +3.3V_TUNER 1608 perallel
C6503 OPT
because of derating
47pF
50V
OPT TU_ALL_2178B TU_SIF TU_ALL_2178B
TU_ALL_2178B
R6513 0 R6516 R6517
R6504 200 200
10
6 IF_P_TU
TU_ALL_IntDemod C6519 IF_P C6517 C6508
33pF L6502 TU_CVBS 22uF 0.1uF
should be guarded by ground,Match GND VIA R6505 OPT 10V 16V
10 TU_H/M_EU/BR/TW/CO/KR E
7 IF_N_TU C6520 IF_N
TU_ALL_IntDemod 33pF 0TR390609DC
KEC_TU_ALL_2178B_TR(SUB)
TU_H/M_EU/BR/TW/CO/KR B Q6502
2N3906S-RTK
8 TU_SIF_TU C
E
TU_M_KR/EU // W_ALL
9 TU_CVBS_TU NXP_TU_ALL_2178B_TR(MAIN)
L6501 +3.3V_TUNER B Q6502-*1
Global F/E Option Name PZ1608U121-2R0TF MMBT3906(NXP)
1. TU C EBK61012701
10
2. Tuner Name = TDJ’H’,TDj’M’... C6510
3. Country Name = KR,US,BR,EU ... 0.1uF
11 +3.3V_TU
TU_M_KR/EU // W_ALL
T2 : Max 1.7A
Example of Option name else : Max 0.7A
12 FE_DEMOD1_TS_ERROR close to Tuner
TU_ALL_IntDemod = All Tuner type for Internal demod
TU_M/W = apply TDSM&TDSW Type Tuner FE_DEMOD1_TS_ERROR TU_M/W_BCD_LDO(MAIN)
TU_M/W_1.2V
14 FE_DEMOD1_TS_CLK FE_DEMOD1_TS_CLK IC6500 Demod_Core
AP2132MP-2.5TRG1
R6519-*1 R6521-*1
TU_M/W_1.1V TU_M/W_1.1V
14’ Tuner Type for Global BCD
[EP]
TDJ’H’-G101D : Half NIM for EU,AJJA 15 FE_DEMOD1_TS_SYNC FE_DEMOD1_TS_SYNC
18K
10K
R6521
TDJ’H’-H101F : Half NIM for US, KR
TDJ’K’-T101F : Half NIM for TW FE_DEMOD1_TS_VAL FE_DEMOD1_TS_VAL TU_M/W PG GND R2
16 1 8
TDJ’M’-C301D,F : FULL NIM for China
THERMAL
+3.3V_NORMAL C6516
10.5K
R6519
TU_M/W_1.2V
TDJ’M’-B101F : Brazil NIM with Isolater Type 0.1uF
16K
EN ADJ
9
17 FE_DEMOD1_TS_DATA[0] 2 7
TDJ’M’-K101F : colombia NIM R1
R6500
TU_M/W
10K
TDJ’M’-G101D,G105D,G151D : EU Combo&Full NIM VIN VOUT
18 FE_DEMOD1_TS_DATA[1] FE_DEMOD1_TS_DATA[0-7]
TDJ’M’-H101F,H151F : Korea PIP tuner 3 6
TDJ’W’-A151D : AJJA T2 PIP @netLa
19 FE_DEMOD1_TS_DATA[2] @netLa +5V_NORMAL
VCTRL
4 2A 5
NC
THERMAL
26 +3.3V_DEMOD_TU
C6511 TU_M/W EN FB
9
2 7
0.1uF
27 I2C_SCL2_TU TU_M/W TU_K/M/W_NON_JP 0 R6502
L6505 AR6501 FE_DEMOD1_TS_CLK_1 FE_DEMOD1_TS_CLK IN OUT
33 TU_M/W TU_K/M/W_NON_JP 0 R6511
PZ1608U121-2R0TF FE_DEMOD1_TS_SYNC_1 FE_DEMOD1_TS_SYNC 3 6
Demod_Core OPT TU_K/M/W_NON_JP 0 R6512
28 D_Demod_Core
C6513 I2C_SCL2 FE_DEMOD1_TS_VAL_1 FE_DEMOD1_TS_VAL
TU_M/W 18pF I2C_SDA2 TU_K/M/W_NON_JP 0 R6514 BIAS SS
C6506 50V FE_DEMOD1_TS_DATA0_1 FE_DEMOD1_TS_DATA[0] 4 5
0.1uF OPT
29 LNB_TX LNB_TX
C6512 EAN63492001
18pF
50V
30 I2C_SDA2_TU
36 FE_DEMOD2_TS_SYNC FE_DEMOD2_TS_SYNC
37 FE_DEMOD2_TS_CLK FE_DEMOD2_TS_CLK
L6506 +2.5V_Normal
BLM18PG121SN1D Close to Tuner
38 +2.5V_DEMOD
C6509 TU_JP
0.1uF
39 FE_DEMOD2_TS_VAL FE_DEMOD2_TS_VAL
TU_JP
40 FE_DEMOD2_TS_DATA FE_DEMOD2_TS_DATA
R6527
100 /TU_RESET2
45 /TU_RESET2_TU
C6514 TU_JP
16V
0.1uF
TU_JP
2
+3.3V +3.3V +3.3V +3.3V B1[+3.3V]
1 1 1 1 1 +3.3V_LNA_TU 3
NC_1 NC NC_1 NC_1 NC_1
2 2 2 2 2 RF_SWITCH_CTL_TU 4
DIF_AGC DIF_AGC NC_2 AIF_AGC NC_2
3 3 3 3 3 IF_AGC_TU 5
SCL_RF SCL_RF SCL_RF SCL_RF SCL_RF
4 4 4 4 4 I2C_SCL5_TU 6
SDA_RF SDA_RF SDA_RF SDA_RF SDA_RF
5 5 5 5 5 I2C_SDA5_TU 7
DIF[P] DIF[P] NC_3 AIF[P] NC_3
6 6 6 6 6 IF_P_TU 8
DIF[N] DIF[N] NC_4 AIF[N] NC_4
7 7 7 7 7 IF_N_TU 9
SIF SIF SIF SIF NC_5
8 8 8 8 8 TU_SIF_TU 10
TDJH-G301D CVBS CVBS CVBS CVBS NC_6
9 9 9 9 9 TU_CVBS_TU
TU6705-*1 11
TDJH-G301D NC_5 NC_2 NC_7
10 10 10
12
A1 B1 A1 B1 +3.3V_RF +3.3V_RF B2[+3.3V]
1
+3.3V A1 B1 A1 B1 11 11 11 +3.3V_TU
13
2
NC_1 47 47 ERROR ERROR NC_8
12 12 12 FE_DEMOD1_TS_ERROR
TU_GND_B
TU_GND_B
IF_AGC 14
TU_GND_A
TU_GND_A
3
GND_1 GND_1 GND_1
4
SCL_RF SHIELD SHIELD 13 13 13
5
SDA_RF MCLK MCLK
14 14 FE_DEMOD1_TS_CLK_1
IF[P] 16
6
SYNC SYNC
7
IF[N] 15 15 FE_DEMOD1_TS_SYNC_1 17
8
SIF VAILD VALID
16 16 FE_DEMOD1_TS_VAL_1
CVBS 18
9
D0 D0
17 17 FE_DEMOD1_TS_DATA0_1 19
A1
A1 B1
B1 D1 D1
18 18 FE_DEMOD1_TS_DATA[1]
47 TU_H_T2_CO 20
TU6704-*1 D2 D2
SHIELD
TDJM-K301F 19 19 FE_DEMOD1_TS_DATA[2]
+3.3V
21
1
NC_1
D3 D3
2
20 20 FE_DEMOD1_TS_DATA[3]
3
NC_2
SCL_RF
22
4
SDA_RF
D4 D4
5
21 21 FE_DEMOD1_TS_DATA[4]
6
NC_3
NC_4
23
7
SIF
D5 D5
8
22 22 FE_DEMOD1_TS_DATA[5]
9
CVBS
NC_5
24
10
+3.3V_RF
D6 D6
11
23 23 FE_DEMOD1_TS_DATA[6]
12
ERROR
GND_1
25
13
MCLK
D7 D7
14
24 24 FE_DEMOD1_TS_DATA[7]
15
SYNC
VAILD
26
16
D0
RESET_DEMOD RESET_DEMOD M_RESET_DEMOD
17
25 25 25 /TU_RESET1_TU
18
D1
D2
27
19
D3
+3.3V_DEMOD +3.3V_DEMOD B3[+3.3V]
20
D4
26 26 26 +3.3V_DEMOD_TU
21
D5
22
D6
SCL_DEMOD SCL_DEMOD SCL_DEMOD
23
D7
27 27 27 I2C_SCL2_TU
24
RESET_DEMOD
25
+3.3V_DEMOD
+1.2V_DEMOD +1.2V_DEMOD B4[+1.2V]
26
28 28 28 D_Demod_Core
27
SCL_DEMOD
+1.2V_DEMOD
30
28
NC_6
NC_6 NC_3 NC_9
29
SDA_DEMOD
29 29 29 LNB_TX 31
30
A1 B1
SDA_DEMOD SDA_DEMOD SDA_DEMOD
A1
47
B1
30 30 30 I2C_SDA2_TU 32
SHIELD
LNB LNB
31 31 LNB_OUT 33
A1 B1 GND GND_2
A1 B1 32 32 34
47 NC_10
TU_GND_A
33
TU_GND_B
35
A1 B1 M_ERROR
SHIELD A1 B1 34 FE_DEMOD2_TS_ERROR
36
47 GND_3
TU_GND_A
35
TU_GND_B
M_SYNC
SHIELD 36 FE_DEMOD2_TS_SYNC
M_MCLK
37 FE_DEMOD2_TS_CLK
TU_W_JP_RDA5817
TU6703-*1
B5[+2.5V]
TDJW-J301F
38 +2.5V_DEMOD 40
1
+3.3V_LNA M_VALID
NC_1 39 FE_DEMOD2_TS_VAL
2
3
NC_2
41
4
SCL_RF M_DATA
SDA_RF 40 FE_DEMOD2_TS_DATA
5
6
NC_3
42
7
NC_4 S_ERROR
NC_5 41 FE_DEMOD3_TS_ERROR
8
9
NC_6
43
10
NC_7 S_SYNC
11
+3.3V_RF 42 FE_DEMOD3_TS_SYNC 44
NC_8
12 TDJM-B301F
13
GND_1
TDJM-C401D
TU6702-*4 TU6702-*3
TU_M_AJ
TU6702-*2
TU_M_CN
TU6702-*1
S_MCLK
TDJM-C401D TDJM-B301F TDJM-G305D TDJM-C301D
43 FE_DEMOD3_TS_CLK 45
1
+3.3V
1
+3.3V
1
+3.3V
1
B1[+3.3V] S_VALID
NC_1 NC_1 NC_1 RF_SW_CTL 44 FE_DEMOD3_TS_VAL
2
3
NC_2
2
3
NC_2
2
3
NC_2
2
3
NC_1
46
4
SCL_RF
4
SCL_RF
4
SCL_RF
4
SCL_RF S_RESET_DEMOD
SDA_RF SDA_RF SDA_RF SDA_RF 45 /TU_RESET2_TU
5
6
NC_3
5
6
NC_3
5
6
NC_3
5
6
NC_2
47
7
NC_4
7
NC_4
7
NC_4
7
NC_3 S_DATA
SIF SIF SIF SIF 46 FE_DEMOD3_TS_DATA
8
9
CVBS
8
9
CVBS
8
9
CVBS
8
9
CVBS
48
RESET_M_DEMOD NC_5 NC_5 NC_5 NC_4
25 10 10 10 10
+3.3V_DEMOD +3.3V_RF +3.3V_RF +3.3V_RF NC_5
26
SCL_DEMOD
11
ERROR
11
ERROR
11
ERROR
11
ERROR
49
27 12 12 12 12
28
+1.2V_DEMOD
13
GND_1
13
GND_1
13
GND_1
13
GND_1 A1 B1
29
NC_9
14
MCLK
14
MCLK
14
MCLK
14
MCLK A1 B1
SDA_DEMOD SYNC SYNC SYNC SYNC
30 15 15 15 15
31
LNB
16
VAILD
16
VAILD
16
VAILD
16
VAILD 47
GND_2 D0 D0 D0 D0
32 17 17 17 17
TU_GND_A
NC_10 D1 D1 D1 D1
33 18 18 18 18
TU_GND_B
M_ERROR D2 D2 D2 D2
34 19 19 19 19
35
GND_3
20
D3
20
D3
20
D3
20
D3 SHIELD
M_SYNC D4 D4 D4 D4
36 21 21 21 21
M_MCLK D5 D5 D5 D5
37 22 22 22 22
+2.5V_DEMOD D6 D6 D6 D6
38 23 23 23 23
M_VALID D7 D7 D7 D7
39 24 24 24 24
M_DATA RESET_DEMOD RESET_DEMOD RESET_DEMOD RESET_DEMOD
40 25 25 25 25
S_ERROR +3.3V_DEMOD +3.3V_DEMOD +3.3V_DEMOD B2[+3.3V]
41 26 26 26 26
S_SYNC SCL_DEMOD SCL_DEMOD SCL_DEMOD SCL_DEMOD
42 27 27 27 27
S_MCLK +1.2V_DEMOD +1.2V_DEMOD +1.2V_DEMOD B3[+1.1V]
43 28 28 28 28
S_VALID NC_6 NC_6 NC_6 NC_6
44 29 29 29 29
S_RESET_DEMOD SDA_DEMOD SDA_DEMOD SDA_DEMOD SDA_DEMOD
45 30 30 30 30
S_DATA
46
A1 B1 A1 B1 A1 B1 A1 B1
A1 B1 A1 B1 A1 B1 A1 B1
A1 B1 47 47 47 47
A1 B1
47
SHIELD SHIELD SHIELD SHIELD
SHIELD
+12V
2A
D6904-*1
Max 1.3A
LNB
40V
LPH6050T-150M-R
LNB_TSC LNB_SX34 L6900
D6902-*1 D6902
3.5A
SS23L LNB_ONSEMI D6904
C6908 0.1uF
close to Boost pin(#1) A_GND
A_GND
LNB
30V
[EP]GND
close to VIN pin(#15) Caution!! need isolated GND
BOOST
GNDLX
R6904
NC_3
NC_2
SS23L C6910 0
A_GND
LX
D6901-*1 0.1uF
LNB_TSC 50V
20
19
18
17
16
LNB
D6901 VCP 1 15 VIN
MBR230LSFT1G THERMAL A_GND
LNB 2 14 GND
LNB_OUT 21
30V LNB
D6903 NC_1 3 13 VREG
LNB_ONSEMI C6904
0.1uF LNB_SMAB34 IC6900 R6903
C6900 C6901 R6900 TDI ISET 39K
2.2K LNB 50V 40V A8303SESTR-T
4 12
0.1uF 33pF
D6900 1W LNB 1/16W
LNB LNB C6902 TDO 5 11 TCAP C6912
LNB LNB 0.22uF 1%
LNB 25V D6903-*1
10
LNB
LNB_SX34
6
9
0.1uF
40V
BOOST
[EP]
NC_4
NC_3
PGND
IRQ
SCL
SDA
ADD
TONECTRL
0.22uF
LX
20
19
18
17
16
NC_2 3 13 VREG
IC6900-*1
LNB
TDI 4 DT1803 12 ISET
R6907
LNB_DMBT
3.3K
TDO TCAP
C6911
5 11
OPT
10
6
9
IRQ
SCL
SDA
ADD
TONECTRL
R6906
LNB
0
AR6900
LNB
33
EU/CIS
R6905
R6908
JAPAN
0
0
I2C_SCL2
I2C_SDA2
LNB_TX
LOCKAn_HTPDAn_3.3VPullup
LOCKAn_HTPDAn_3.3VPullup R7136
+1.8V R7132 10K
10K LOCKAn
LOCKAn_HTPDAn_3.3VPullup
R7134 C
10K
LOCKAn_HTPDAn_3.3VPullup B Q7105
R7128 2N3904S
KEC_LOCKAn_HTPDAn_3.3VPullup_TR
[51P Vx1 10K
E
HTPDAn_Video_Pull_down
HTPDAn_Video
LOCKAn_HTPDAn_3.3VPullup
HTPDAn_OSD_Pull_down
C C
output wafer] R173 R174
HTPDAn_OSD
R7130
100 B Q7103
2N3904S
B Q7105-*1
MMBT3904(NXP)
10K 10K LOCKAn_IN
KEC_LOCKAn_HTPDAn_3.3VPullup_TR NXP_LOCKAn_HTPDAn_3.3VPullup_TR
E E
51pin_Wafer
P7100 C
SP14-11592-01-51Pin
B Q7103-*1
MMBT3904(NXP)
NXP_LOCKAn_HTPDAn_3.3VPullup_TR
E
1 *moved from SHT1. +3.3V_NORMAL
2 TXDAP7_L
3 TXDAN7_L
4 LOCKAn_HTPDAn_3.3VPullup
LOCKAn_HTPDAn_3.3VPullup R7135
5 TXDAP6_L +1.8V R7131 10K
6 TXDAN6_L 10K HTPDAn
LOCKAn_HTPDAn_3.3VPullup
R7133 C
7
10K
LOCKAn_HTPDAn_3.3VPullup B Q7104
8 TXDAP5_L R7127 2N3904S
9 10K KEC_LOCKAn_HTPDAn_3.3VPullup_TR
TXDAN5_L E
LOCKAn_HTPDAn_3.3VPullup
10 C C
R7129
100 B Q7102 B Q7104-*1
11 TXDAP4_L 2N3904S MMBT3904(NXP)
HTPDAn_IN
12 TXDAN4_L KEC_LOCKAn_HTPDAn_3.3VPullup_TR NXP_LOCKAn_HTPDAn_3.3VPullup_TR
E E
13
14 TXDAP3_L
15 C
TXDAN3_L
B Q7102-*1
16
MMBT3904(NXP)
17 TXDAP2_L E NXP_LOCKAn_HTPDAn_3.3VPullup_TR
18 TXDAN2_L +3.3V_NORMAL
3D&L_DIM_EN_Micom
19 D DIODES_LGD/INX_Module_TCON_I2C_EN_FET(SUB)
R7106
20 1K G Q7100-*1
TXDAP1_L 2N7002K
+3.3V_NORMAL EBK42767801
21 R7125 0
TXDAN1_L 3D&L_DIM_EN S
Module_MPLUS
R7107-*1
3D&L_DIM_EN_Micom
22 R7104
L_DIM_EN_pulldown TCON_I2C_EN
10K
23 OPT R7107
10K
TXDAP0_L
1K
+3.3V_NORMAL
G
24 EBK62072501
Module_LGD_MPLUS
TXDAN0_L Module_LGD_INX_CSHOT_MPLUS
R7105
1/16W
R7121 0
25
R7115 I2C_SCL6
D
M+ MODULE : low
1K
5%
26 4.7K Q7100
LOCKAn_IN *Pin30(DATA_FORMAT) OPT 2N7002KA
27 HIGH : 2 DIVISION KEC_LGD/INX_Module_TCON_I2C_EN_FET(MAIN)
HTPDAn_IN LOW : NON DIVISION
Module_LGD_SHARP_CSHOT R7119
28
R7101 10K Module_LGD_INX_CSHOT_MPLUS 33 OPT
29 AR7101
0
30 1/16W
OPT TCON_I2C_EN
31 +3.3V_NORMAL
*Pin31(BIT_SEL)
G
R7102 10K HIGH or NC : 10Bit
32 Module_LGD_INX_CSHOT_MPLUS
LOW : 8Bit R7116 R7122 0
33 4.7K S I2C_SDA6
D
OPT
D
34 Q7101 DIODES_LGD/INX_Module_TCON_I2C_EN_FET(SUB)
2N7002KA Q7101-*1
EBK62072501 G
R7108 0 2N7002K
35 3D&L_DIM_EN EBK42767801
KEC_LGD/INX_Module_TCON_I2C_EN_FET(MAIN)
OPT S
36
R7120
37
33 OPT
38
39 +3.3V_NORMAL
M+ MODULE
40
*Pin36(GPLUS_MODE)
41 R7109 HIGH : High luminance
10K LOW or NC : Low Power
42 OPT LM14A : INTERNAL PULL-UP.
43 *Pin38 R7126 0
DATA_FORMAT_1_SOC
CSOT, LGD60Hz: N/C Module_MPLUS
44 SHARP,LGD120Hz,INX : GND
GPLUS : PWM_TIN
R7103
LGD_Module_120Hz Module_LGD120Hz
45
Module_LGD120Hz_SHARP_INX AR7100
R7110 0
46 10K 1/16W
R7123 10K Data_Format_1
Data Input Format[1:0]
0
47
R7113 0
PWM_TIN
48 Module_MPLUS *Mode 1 (NON Division)
Data_Format_0 - Data Format 0(Pin37) = Low
49 +3.3V_NORMAL Data Format 1(Pin36) = Low
50 *Mode 3 (4 Division)
- Data Format 0(Pin37) = Low
PANEL_VCC
51 Data Format 1(Pin36) = High
R7111
L7100 10K
52 MLB-201209-0120P-N2 OPT
51pin_12V
R7100 0
C7100 C7101
PWM_TOUT
10uF 10uF
Module_MPLUS
25V 25V
51pin_12V 51pin_12V
Module_LGD120Hz_MPLUS
R7112
10K
1 41pin_Wafer
10
11
12
13
14
15
16
17
18 TXDBP7_L
19 TXDBN7_L
20
21 TXDBP6_L
22 TXDBN6_L
23
24 TXDBP5_L
25 TXDBN5_L
26
27 TXDBP4_L
28 TXDBN4_L
29
30 TXDBP3_L
31 TXDBN3_L
32
33 TXDBP2_L
34 TXDBN2_L
35
36 TXDBP1_L
37 TXDBN1_L
38
39 TXDBP0_L
40 TXDBN0_L
41
42
R8116
R8117
1/16W
10K
AR8104
1/16W
10K
AR8103
10K
10K
IC8100 IC8100-*1 IC8100-*2
THGBMBG5D1KBAIL THGBMBG6D1KBAIL H26M41103HPR
EMMC_DATA[0-7] AR8100
EMMC_DATA[0] 0
1/16W
EMMC_DATA[1] A3 C8 A3 C8 A3 C7
EMMC_DATA[2] DAT0 NC_23 DAT6 DAT0 NC_23 DAT0 NC_22
A4 C9 A4 C9 A4 C8
DAT1 NC_24 DAT1 NC_24 DAT1 NC_23
EMMC_DATA[3] A5 C10 A5 C10 A5 C9
DAT2 NC_25 DAT2 NC_25 DAT2 NC_24
EMMC_DATA[4] B2 C11 B2 C11 B2 C10
DAT3 NC_26 DAT3 NC_26 DAT3 NC_25
EMMC_DATA[5] B3 C12 B3 C12 B3 C11
DAT4 NC_27 DAT4 NC_27 DAT4 NC_26
EMMC_DATA[6] B4 C13 B4 C13 B4 C12
DAT5 NC_28 DAT5 NC_28 DAT5 NC_27
B5 C14 B5 C14 B5 C13
EMMC_DATA[7] DAT6 NC_29 DAT6 NC_29 DAT6 NC_28
B6 D1 B6 D1 B6 C14
DAT7 NC_30 DAT5 DAT7 NC_30 DAT7 NC_29
D2 D2 D1
0 R8104 NC_31 NC_31 NC_30
D3 D3 D2
0 R8105 NC_32 NC_32 NC_31
M6 D4 M6 D4 M6 D3
0 R8106 CLK NC_33 CLK NC_33 CLK NC_32
M5 D12 M5 D12 M5 D4
0 R8107 CMD NC_34 CMD NC_34 CMD NC_33
D13 D13 D12
eMMC V5.0 GND NC_35
D14
NC_35
D14
NC_34
D13
NC_36 NC_36 NC_35
A6 E1 A6 E1 A7 D14
VSS_1 NC_37 VSS_1 NC_37 RFU_1 NC_36
A7 E2 A7 E2 E5 E1
RFU_2 NC_38 RFU_2 NC_38 RFU_2 NC_37
C5 E3 C5 E3 G3 E2
NC_21 NC_39 NC_21 NC_39 RFU_3 NC_38
AR8102 E5 E12 E5 E12 K6 E3
RFU_4 NC_40 RFU_4 NC_40 RFU_4 NC_39
0 1/16W E8 E13 E8 E13 K7 E12
RFU_5 NC_41 RFU_5 NC_41 RFU_5 NC_40
E9 E14 E9 E14 E8 E13
EMMC_CLK VSF_1 NC_42 VSF_1 NC_42 VSF_1 NC_41
E10 F1 E10 F1 E9 E14
DAT7
EMMC_CMD VSF_2 NC_43 VSF_2 NC_43 VSF_2 NC_42
F10 F2 F10 F2 E10 F1
EMMC_RST VSF_3 NC_44 VSF_3 NC_44 VSF_3 NC_43
G3 F3 G3 F3 F10 F2
RFU_9 NC_45 RFU_9 NC_45 VSF_4 NC_44
G10 F12 G10 F12 G10 F3
RFU_10 NC_46 RFU_10 NC_46 VSF_5 NC_45
H5 F13 H5 F13 K10 F12
DS NC_47 DS NC_47 VSF_6 NC_46
J5 F14 J5 F14 P10 F13
C8107 VSS_5 NC_48 VSS_5 NC_48 VSF_7 NC_47
OPT 10pF K6 G1 K6 G1 H5 F14
RFU_13 NC_49 RFU_13 NC_49 DS NC_48
50V K7 G2 K7 G2 G1
RFU_14 NC_50 RFU_14 NC_50 NC_49
EMMC_STRB K10 G12 K10 G12 G2
RFU_15 NC_51 RFU_15 NC_51 NC_50
P7 G13 P7 G13 G12
R8103
RFU_16 NC_52 RFU_16 NC_52 NC_51
P10 G14 P10 G14 G13
10K
RFU_17 NC_53 RFU_17 NC_53 NC_52
H1 H1 G14
NC_54 EMMC_STRB NC_54 NC_53
H2 H2 H1
NC_55 NC_55 NC_54
K5 H3 K5 H3 K5 H2
RSTN NC_56 RSTN NC_56 RSTN NC_55
H12 H12 H3
C8100 DVDD18_EMMC
EMMC5.0_4G_TOSHIBA
NC_57 NC_57 NC_56
H13 H13 H12
EMMC5.0_8G_TOSHIBA
OPT 0.1uF
NC_58 NC_58 NC_57
16V C6 H14 C6 H14 C6 H13
VCCQ_1 NC_59 VCCQ_1 NC_59 VCCQ_1 NC_58
3.3V_EMMC M4 J1 M4 J1 M4 H14
VCCQ_2 NC_60 VCCQ_2 NC_60 VCCQ_2 NC_59
N4 J2 N4 J2 N4 J1
EMMC5.0_8G_HYNIX
VCCQ_3 NC_61 VCCQ_3 NC_61 VCCQ_3 NC_60
P3 J3 P3 J3 P3 J2
VCCQ_4 NC_62 VCCQ_4 NC_62 VCCQ_4 NC_61
Bottom P5 J12 P5 J12 P5 J3
VCCQ_5 NC_63 VCCQ_5 NC_63 VCCQ_5 NC_62
DAT3
DAT4
DAT5
DAT6
EMMC_CLK_BALL
EMMC_CMD_BALL
EMMC_RESET_BALL
AR11200
100
RS232C
+3.5V_ST DOUT1
RIN1
OPT OPT
VA11200 VA11201
ADUC 20S 02 010L ADUC 20S 02 010L
RS232C 20V 20V
RS232C C11204
0.1uF
IC11200
MAX3232CDR
C1+ VCC
RS232C 1 16
C11200
0.1uF V+ GND
RS232C 2 15
C11201
0.1uF C1- DOUT1
3 14
C2+ RIN1
RS232C 4 13
C11202
0.1uF C2-
5 12
ROUT1
SOC_RX
RS232C
V- DIN1 JK11200
RS232C 6 11
SOC_TX PEJ034-01
C11203
0.1uF DOUT2 DIN2 E_SPRING
7 10 3 EAG60841811
RIN1 TP3800
RIN2 ROUT2
8 9
DOUT1 TP3801
EAN41348201
R_SPRING 4
DOUT1
T_SPRING 5
RIN1
B_TERMINAL2 7B
T_TERMINAL2 6B
2
PANEL_VCC
3 TCON_PWR_5pin_Wafer
L7201
MLB-201209-0120P-N2
4
M13502 CLIP
EAG64250901
5
TCON_PWR_5pin_Wafer L7202 TCON_PWR_5pin_Wafer
6 MLB-201209-0120P-N2
C7202 C7203 C7204 C7205
10uF 0.1uF 10uF 0.1uF
25V 16V 25V 16V
OPT
M13501 SMD_CLIP M13503 SMD_CLIP
MDS62110209 MDS62110209 TCON_PWR_5pin_Wafer
TCON_PWR_5pin_Wafer
C13501
8.5T 3.5T
TU_GND_B
TU_GND_A
TU_GND_A4_22nF
TU_GND_B1_22nF
C6700 C6703
TU_GND_A2_1nF TU_GND_A3_0ohm 0.022uF 0.022uF
TU_GND_A1_0ohm C6706 TU_GND_B3_1nF TU_GND_B4_1nF
R6700 630V 630V TU_EU
R6701 C6707 C6708 C6709
1000pF 0 TU_GND_B2_22ohm
0 TU_GND_A5_22ohm 1000pF 1000pF 3300pF
630V R6703 R6704 630V 630V 630V
22 22
GND_A GND_B
TU_GND_A EU/CIS AJJA TW/COL CN/HK KR North.AM BR JP TU_GND_B EU/CIS AJJA TW/COL CN/HK KR North.AM BR JP
X 22 nF GND B_3 1 nF 1 nF 1 nF 22 nF 1 nF 22 nF 1 nF
GND A_4 X X X 22 nF 1 nF
SMD_BOT
GASKET_8.0X6.0X10.5H SMD_BOT_OPT
M13700 GASKET_8.0X6.0X10.5H
MDS62110225 M13707
MDS62110225
SMD_BOT_OPT
GASKET_8.0X6.0X10.5H SMD_BOT_EU
M13701 GASKET_8.0X6.0X10.5H
MDS62110225 M13703 EU/CIS AJJA TW/COL CN/HK KR North.AM BR JP
TU_BOT_SMD
MDS62110225
SMD_BOT_OPT SMD1
GASKET_8.0X6.0X10.5H SMD_BOT
M13702 GASKET_8.0X6.0X10.5H
M13705 SMD2
MDS62110225
MDS62110225
SMD3
SMD_BOT_OPT
GASKET_8.0X6.0X10.5H
M13704
MDS62110225
SMD_BOT_OPT
GASKET_8.0X6.0X10.5H
M13706
MDS62110225
N3
AH5 PAD_RXCP_P0
PAD_RA0N M2
AG5 PAD_RXCN_P0
PAD_RA0P P1
AF5 PAD_RX0P_P0
PAD_RA1N N1
AG6 PAD_RX0N_P0
PAD_RA1P R2
AF6 PAD_RX1P_P0
PAD_RA2N R3
AG7 PAD_RX1N_P0
PAD_RA2P T1
AH7 PAD_RX2P_P0
PAD_RACKN T2
AF7 L1 PAD_RX2N_P0
PAD_RACKP PAD_A0P/VBY0-
AH8 L3
PAD_RA3N PAD_A0M/VBY0+
AG8 K2
PAD_RA3P PAD_A1P/VBY1-
AF8 K3
PAD_RA4N PAD_A1M/VBY1+
AG9 J3
PAD_RA4P PAD_A2P/VBY2- U2
H2 PAD_RXCP_P1
PAD_A2M/VBY2+ U1
H3 PAD_RXCN_P1
PAD_ACKP/VBY3- W3
AF9 G1 PAD_RX0P_P1
PAD_RB0N PAD_ACKM/VBY3+ V2
AG10 G3 0.1uF R12804 TXDAN0_L PAD_RX0N_P1
PAD_RB0P PAD_A3P/VBY4- Y1
AH10 F2 0.1uF R12805 TXDAP0_L PAD_RX1P_P1
PAD_RB1N PAD_A3M/VBY4+ W1
AF10 E2 0.1uF R12806 TXDAN1_L PAD_RX1N_P1
PAD_RB1P PAD_A4P/VBY5- AA2
AH11 E1 0.1uF R12807 TXDAP1_L PAD_RX2P_P1
PAD_RB2N PAD_A4M/VBY5+ AA3
AG11 D1 0.1uF R12808 TXDAN2_L PAD_RX2N_P1
PAD_RB2P PAD_B0P/VBY6-
AF11 D2 0.1uF R12809 TXDAP2_L
PAD_RBCKN PAD_B0M/VBY6+
AG12 C2 0.1uF R12810 TXDAN3_L
PAD_RBCKP PAD_B1P/VBY7- AA6
AF12 C3 0.1uF R12811 TXDAP3_L NC_9
PAD_RB3N PAD_B1M/VBY7+
AG13
PAD_RB3P
AH13
PAD_RB4N
AF13 K5
PAD_RB4P PAD_MOD_GPIO0
K4
PAD_MOD_GPIO1 AF4
L5 PAD_HDMI_SCL_P0/[TX]
PAD_B2P AE4
L6 PAD_HDMI_SDA_P0/[TX]
PAD_B2M AC1
J6 PAD_TXCP_P0
PAD_BCKP AB1
H6 PAD_TXCN_P0
PAD_BCKM AD2
J5 PAD_TX0P_P0
PAD_B3P AD3
J4 PAD_TX0N_P0
PAD_B3M AE1
G5 PAD_TX1P_P0
PAD_B4P AE2
G4 PAD_TX1N_P0
PAD_B4M AF2
H5 PAD_TX2P_P0
PAD_C0P AF1
G6 PAD_TX2N_P0
PAD_C0M
AH25
PADA_VBY1_RXM[12]
AF25
RESERVED FOR U11P TEST
PADA_VBY1_RXP[12]
AG26 F10
AF26
PADA_VBY1_RXM[13] PAD_E0P/[TEST]
E11 URSA9 VIDEO/OSD LOCKn
PADA_VBY1_RXP[13] PAD_E0M/[TEST]
AF27 E10
PADA_VBY1_RXM[14] PAD_E1P
AF28 D10 (DELETE_MP)NXP_VBY1_LOCK_LED_TR
PADA_VBY1_RXP[14] PAD_E1M Q14000-*1
AE27 E12 C
PADA_VBY1_RXM[15] PAD_E2P/[TEST] MMBT3906(NXP)
AE28 D12
PADA_VBY1_RXP[15] PAD_E2M B
F11
(DELETE_MP)VBY1_LOCK_LED
PAD_ECKP/[TEST]
F12
PAD_ECKM E
19-21/R6C-FR1S1L/3T
(DELETE_MP)VBY1_LOCK_LED
+3.3V_NORMAL
LOCKAn_Video LOCKAn_Video
LD14000
10K
+3.3V_NORMAL
R12800
R14000
10K
B
Q14000
C 2N3906S-RTK
(DELETE_MP)KEC_VBY1_LOCK_LED_TR
LOCKAn_OSD LOCKAn_OSD
R12801 10K
(DELETE_MP)_VB1_LOCK_LED
+3.3V_NORMAL
(DELETE_MP)VBY1_LOCK_LED
R12802
(DELETE_MP)VBY1_LOCK_LED
22
SML-512UW
LD12800
R12803
10K
B
C C
Q12800 B Q12800-*1
2N3906S-RTK
MMBT3906(NXP)
(DELETE_MP)NXP_BY1_LOCK_LED E (DELETE_MP)KEC_VBY1_LOCK_LED
E24
PAD_IO[78]/B-A0/[CD-A0] A_DDR3_A[0]
G27
PAD_IO[89]/B-A1/[CD-A1] A_DDR3_A[1]
F25
PAD_IO[80]/B-A2/[CD-A2] A_DDR3_A[2]
G23
PAD_IO[75]/B-A3/[CD-A3] A_DDR3_A[3]
G26
PAD_IO[86]/B-A4/[CD-A4] A_DDR3_A[4]
F24
PAD_IO[74]/B-A5/[CD-A5] A_DDR3_A[5]
G28
PAD_IO[96]/B-A6/[CD-A6] A_DDR3_A[6]
E27
PAD_IO[87]/B-A7/[CD-A7] A_DDR3_A[7]
F28
PAD_IO[92]/B-A8/[CD-A8] A_DDR3_A[8]
D26
PAD_IO[73]/B-A9/[CD-A9] A_DDR3_A[9]
H26
PAD_IO[90]/B-A10/[CD-A10] A_DDR3_A[10]
F26
PAD_IO[83]/B-A11/[CD-A11] A_DDR3_A[11]
H25
PAD_IO[84]/B-A12/[CD-A12] A_DDR3_A[12]
D27
PAD_IO[77]/B-A13/[CD-A13] A_DDR3_A[13]
F27
PAD_IO[82]/B-A14/[CD-A14] A_DDR3_A[14]
J24
PAD_IO[88]/B-A15/[CD-A15] A_DDR3_A[15]
H24
PAD_IO[85]/B-BA0/[CD-BA0] A_DDR3_BA[0]
H27
PAD_IO[93]/B-BA1/[CD-BA1] A_DDR3_BA[1]
G24
PAD_IO[81]/B-BA2/[CD-BA2] A_DDR3_BA[2]
K24
PAD_IO[97]/B-RASZ/[CD-RASZ] A_DDR3_RASZ
K23
PAD_IO[94]/B-CASZ/[CD-CASZ] A_DDR3_CASZ
H23
PAD_IO[79]/B-WEZ/[CD-WEZ] A_DDR3_WEZ
J23
PAD_IO[95]/B-ODT/[CD-ODT] A_DDR3_ODT
J27
PAD_IO[91]/B-CKE/[CD-CKE] A_DDR3_CKE
D28
PAD_IO[76]/B-RST/[CD-RST] A_DDR3_RESET
K28
PAD_IO[101]/B-MCLK/[CD-MCLK] A_DDR3_MCLK
U26
PAD_IO[137]/B-DQS[2]/[D-DQSL] A_DDR3_DQS2
U27
PAD_IO[136]/B-DQSB[2]/[D-DQSLB] A_DDR3_DQS2B
V24
PAD_IO[135]/B-DQS[3]/[D-DQSU] A_DDR3_DQS3
U25
PAD_IO[134]/B-DQSB[3]/[D-DQSUB] A_DDR3_DQS3B
B-MVREFDQ_U
B25
DRAM_VREF_B
BSD-15Y-LM14A-142_00-HD
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
URSA11_DDR
15/01/21
DDR_VTT_URSA_1
URSA11_DDR_SAMSUNG
URSA11_DDR_SAMSUNG
AR13000 AR13001 AR13002 AR13003 AR13004 AR13005 AR13006
IC13001 56 56 56 56 56 56 56 URSA11_DDR_NANYA
K4B1G1646G-BCMA IC13002 URSA11_DDR_NANYA
U_MVREFCA_A0 K4B1G1646G-BCMA IC13001-*1 IC13002-*1
U_MVREFCA_A1
NT5CB64M16FP-EK NT5CB64M16FP-EK
N3 M8
A_DDR3_A[0] A0 VREFCA N3 M8
P7 A_DDR3_A[0] A0 VREFCA
A_DDR3_A[1] A1 P7 N3 M8 N3 M8
P3 A_DDR3_A[1] A1 A0 VREFCA A0 VREFCA
A_DDR3_A[2] A2 P3 P7 P7
N2 H1 A_DDR3_A[2] A2 A1 A1
A_DDR3_A[3] A3 VREFDQ N2 H1 P3 P3
P8 A_DDR3_A[3] A3 VREFDQ A2 A2
A_DDR3_A[4] A4 P8 N2 H1 N2 H1
P2 A_DDR3_A[4] A4 A3 VREFDQ A3 VREFDQ
A_DDR3_A[5] A5 P2 P8 P8
R8 L8 R13016 240
A_DDR3_A[5] A5 A4 A4
A_DDR3_A[6] A6 ZQ R8 L8 R13017 240 P2 P2
R2 1%
A_DDR3_A[6] A6 ZQ A5 A5
A_DDR3_A[7] A7 R2 1% +1.5V_U_DDR R8 L8 R8 L8
T8 +1.5V_U_DDR A_DDR3_A[7] A6 ZQ A6 ZQ
A_DDR3_A[8] A7
A8 T8 R2 R2
R3 B2 A_DDR3_A[8] A8 A7 A7
A_DDR3_A[9] A9 VDD_1 R3 B2 T8 T8
L7 D9 A_DDR3_A[9] A9 VDD_1 A8 A8
A_DDR3_A[10] A10/AP VDD_2 L7 D9 R3 B2 R3 B2
R7 G7 A_DDR3_A[10] A10/AP VDD_2 A9 VDD_1 A9 VDD_1
A_DDR3_A[11] A11 VDD_3 R7 G7 L7 D9 L7 D9
N7 K2 A_DDR3_A[11] A11 VDD_3 A10/AP VDD_2 A10/AP VDD_2
A_DDR3_A[12] A12/BC VDD_4 N7 K2 R7 G7 R7 G7
T3 K8 A_DDR3_A[12] A12/BC VDD_4 A11 VDD_3 A11 VDD_3
A_DDR3_A[13] A13 VDD_5 T3 K8 N7 K2 N7 K2
N1 A_DDR3_A[13] A13 VDD_5 A12/BC VDD_4 A12/BC VDD_4
VDD_6 N1 T3 K8 T3 K8
M7 N9 A_DDR3_A[14] VDD_6 NC_6 VDD_5 NC_6 VDD_5
A_DDR3_A[15] NC_5 VDD_7 M7 N9 N1 N1
R1 A_DDR3_A[15] NC_5 VDD_7 VDD_6 VDD_6
VDD_8 R1 M7 N9 M7 N9
M2 R9 VDD_8 NC_5 VDD_7 NC_5 VDD_7
A_DDR3_BA[0] BA0 VDD_9 M2 R9 R1 R1
N8 A_DDR3_BA[0] BA0 VDD_9 VDD_8 VDD_8
A_DDR3_BA[1] BA1 +1.5V_U_DDR N8 M2 R9 M2 R9
M3 +1.5V_U_DDR
R13015R13014
CK VDDQ_2 J7 A8 A1 A1
K7 C1 A_DDR3_MCLK CK VDDQ_2 VDDQ_1 VDDQ_1
A_DDR3_MCLKZ CK VDDQ_3 K7 C1 J7 A8 J7 A8
K9 C9 A_DDR3_MCLKZ CK VDDQ_3 CK VDDQ_2 CK VDDQ_2
A_DDR3_CKE CKE VDDQ_4 K9 C9 K7 C1 K7 C1
D2 A_DDR3_CKE CKE VDDQ_4 CK VDDQ_3 CK VDDQ_3
VDDQ_5 D2 K9 C9 K9 C9
L2 E9 VDDQ_5 CKE VDDQ_4 CKE VDDQ_4
A_DDR3_CSB1 CS VDDQ_6 L2 E9 D2 D2
K1 F1 A_DDR3_CSB2 CS VDDQ_6 VDDQ_5 VDDQ_5
A_DDR3_ODT ODT VDDQ_7 K1 F1 L2 E9 L2 E9
J3 H2 A_DDR3_ODT ODT VDDQ_7 CS VDDQ_6 CS VDDQ_6
A_DDR3_RASZ RAS VDDQ_8 J3 H2 K1 F1 K1 F1
K3 H9 A_DDR3_RASZ RAS VDDQ_8 ODT VDDQ_7 ODT VDDQ_7
A_DDR3_CASZ CAS VDDQ_9 K3 H9 J3 H2 J3 H2
L3 A_DDR3_CASZ CAS VDDQ_9 RAS VDDQ_8 RAS VDDQ_8
A_DDR3_WEZ WE L3 K3 H9 K3 H9
J1 A_DDR3_WEZ WE CAS VDDQ_9 CAS VDDQ_9
NC_1 J1 L3 L3
T2 J9 NC_1 WE WE
A_DDR3_RESET RESET NC_2 T2 J9 J1 J1
L1 A_DDR3_RESET RESET NC_2 NC_1 NC_1
NC_3 L1 T2 J9 T2 J9
L9 NC_3 RESET NC_2 RESET NC_2
NC_4 L9 L1 L1
F3 T7 NC_4 NC_3 NC_3
A_DDR3_DQS0 DQSL NC_6 A_DDR3_A[14] F3 T7 L9 L9
G3 A_DDR3_DQS2 DQSL NC_6 A_DDR3_A[14] NC_4 NC_4
A_DDR3_DQS0B DQSL G3 F3 T7 F3 T7
A_DDR3_DQS2B DQSL DQSL NC_7 DQSL NC_7
G3 G3
C7 A9 DQSL DQSL
A_DDR3_DQS1 DQSU VSS_1 C7 A9
B7 B3 A_DDR3_DQS3 DQSU VSS_1
A_DDR3_DQS1B DQSU VSS_2 B7 B3 C7 A9 C7 A9
E1 A_DDR3_DQS3B DQSU VSS_2 DQSU VSS_1 DQSU VSS_1
VSS_3 E1 B7 B3 B7 B3
E7 G8 VSS_3 DQSU VSS_2 DQSU VSS_2
A_DDR3_DM0 DML VSS_4 E7 G8 E1 E1
D3 J2 A_DDR3_DM2 DML VSS_4 VSS_3 VSS_3
A_DDR3_DM1 DMU VSS_5 D3 J2 E7 G8 E7 G8
J8 A_DDR3_DM3 DMU VSS_5 DML VSS_4 DML VSS_4
A_DDR3_DQ[0-15] VSS_6 J8 D3 J2 D3 J2
A_DDR3_DQ[0] E3 M1 A_DDR3_DQ[16-31] VSS_6 DMU VSS_5 DMU VSS_5
DQL0 VSS_7 A_DDR3_DQ[16] E3 M1 J8 J8
A_DDR3_DQ[1] F7 M9 DQL0 VSS_7 VSS_6 VSS_6
DQL1 VSS_8 A_DDR3_DQ[17] F7 M9 E3 M1 E3 M1
A_DDR3_DQ[2] F2 P1 DQL1 VSS_8 DQL0 VSS_7 DQL0 VSS_7
DQL2 VSS_9 A_DDR3_DQ[18] F2 P1 F7 M9 F7 M9
A_DDR3_DQ[3] F8 P9 DQL2 VSS_9 DQL1 VSS_8 DQL1 VSS_8
DQL3 VSS_10 A_DDR3_DQ[19] F8 P9 F2 P1 F2 P1
A_DDR3_DQ[4] H3 T1 DQL3 VSS_10 DQL2 VSS_9 DQL2 VSS_9
DQL4 VSS_11 A_DDR3_DQ[20] H3 T1 F8 P9 F8 P9
A_DDR3_DQ[5] H8 T9 DQL4 VSS_11 DQL3 VSS_10 DQL3 VSS_10
DQL5 VSS_12 A_DDR3_DQ[21] H8 T9 H3 T1 H3 T1
A_DDR3_DQ[6] G2 DQL5 VSS_12 DQL4 VSS_11 DQL4 VSS_11
DQL6 A_DDR3_DQ[22] G2 H8 T9 H8 T9
A_DDR3_DQ[7] H7 DQL6 DQL5 VSS_12 DQL5 VSS_12
DQL7 A_DDR3_DQ[23] H7 G2 G2
B1 DQL7 DQL6 DQL6
VSSQ_1 B1 H7 H7
A_DDR3_DQ[8] D7 B9 VSSQ_1 DQL7 DQL7
DQU0 VSSQ_2 A_DDR3_DQ[24] D7 B9 B1 B1
A_DDR3_DQ[9] C3 D1 DQU0 VSSQ_2 VSSQ_1 VSSQ_1
DQU1 VSSQ_3 A_DDR3_DQ[25] C3 D1 D7 B9 D7 B9
A_DDR3_DQ[10] C8 D8 DQU1 VSSQ_3 DQU0 VSSQ_2 DQU0 VSSQ_2
DQU2 VSSQ_4 A_DDR3_DQ[26] C8 D8 C3 D1 C3 D1
A_DDR3_DQ[11] C2 E2 DQU2 VSSQ_4 DQU1 VSSQ_3 DQU1 VSSQ_3
DQU3 VSSQ_5 A_DDR3_DQ[27] C2 E2 C8 D8 C8 D8
A_DDR3_DQ[12] A7 E8 DQU3 VSSQ_5 DQU2 VSSQ_4 DQU2 VSSQ_4
DQU4 VSSQ_6 A_DDR3_DQ[28] A7 E8 C2 E2 C2 E2
A_DDR3_DQ[13] A2 F9 DQU4 VSSQ_6 DQU3 VSSQ_5 DQU3 VSSQ_5
DQU5 VSSQ_7 A_DDR3_DQ[29] A2 F9 A7 E8 A7 E8
A_DDR3_DQ[14] B8 G1 DQU5 VSSQ_7 DQU4 VSSQ_6 DQU4 VSSQ_6
DQU6 VSSQ_8 A_DDR3_DQ[30] B8 G1 A2 F9 A2 F9
A_DDR3_DQ[15] A3 G9 DQU6 VSSQ_8 DQU5 VSSQ_7 DQU5 VSSQ_7
DQU7 VSSQ_9 A_DDR3_DQ[31] A3 G9 B8 G1 B8 G1
DQU7 VSSQ_9 DQU6 VSSQ_8 DQU6 VSSQ_8
A3 G9 A3 G9
DQU7 VSSQ_9 DQU7 VSSQ_9
TXDBP7_L_URSA11
DDR_VTT_URSA 10uF
GND NC_2
9
10V 2 7
R13010 C13055 C13059 R13013 C13060 C13061
VREFEN VCNTL 1K 0.1uF 1000pF 1K
L13000 3 6 0.1uF 1000pF
CIS21J121 1% 1%
1% 100K
R13001 VOUT NC_1
4 5
1% 100K
R13002
+1.5V_U_DDR
Decap removed
C13000 C13005 C13010 C13015 C13022 C13025 C13029 DDR_VTT_URSA DDR_VTT_URSA_1
0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF L13002
BLM18PG121SN1D
+1.5V_U_DDR
+1.5V_U_DDR A_DDR3_CKE
R13004
1K 1K
A_DDR3_RESET
R14200
1/16W
10K
+1.5V_U_DDR
C13003 C13007 C13012 C13017 C13021 C13027 C13031 C13034 C13037 C13040 C13042 C13044 C13046 C13048
0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF
16V 16V 16V 16V 16V 16V 16V 16V
C13002 C13008 C13013 C13018 C13024 C13028 C13032 C13035 C13038 C13041 C13043 C13045 C13047
0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF
16V 16V 16V 16V 16V 16V 16V 16V 16V 16V 16V 16V 16V
BSD-15Y-LM14A-143_00-HD
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.
UF77 ONLY
URSA11_DDR
15/01/21
IC13200-*1
W25Q32FVSSIG +3.3V_NORMAL
URSA_PQ_DEBUG
WINBOND ELECTRONICS CORP.
URSA11_SERIAL_FLASH_MEMORY_WINBOND(SUB) P13201
EAN62459301
12507WS-04L
R13263
IC12800 URSA_PQ_DEBUG
LGE5352(URSA11) CS VCC 10K
SPI Flash 1 8
1
DO[IO1] HOLD_OR_RESET[IO3]
AD26 2 7
2 R13269 33 URSA_UART2_RX
URSA_RESET PAD_RESET
AD11
PAD_I2C_HSC_SDA/[VSYNC_LIKE_SPI2] WP[IO2] CLK URSA_PQ_DEBUG
AH4 AC10 3 6
XIN_URSA AH3
PAD_XOUT PAD_I2C_HSC_SCL/[VSYNC_LIKE_SPI3] URSA11_SERIAL_FLASH_MEMORY_MXIC(MAIN) 3
XO_URSA PAD_XIN
AE9
PAD_SPI1_CK/GPIO58
AC23
AD24
URSA_OPT_0 IC13200 GND
4 5
DI[IO0]
R13268 33
4 URSA_UART2_TX
I2CS_SDA AR13200 AD9
PAD_I2C_S_SDA PAD_SPI1_DI/GPIO59
AD23
Div_BIT0
Div_BIT1
MX25L3235E URSA_PQ_DEBUG
I2CS_SCL 33 PAD_I2C_S_SCL PAD_SPI2_CK/GPIO56
AC22
C13200 C13201 PAD_SPI2_DI/GPIO57 URSA_OPT_4 URSA_L/D_ctrl EAN62459501 +3.3V_NORMAL 5 C13212
AD10 AE24 R13228 33 0.1uF
56pF 56pF PAD_I2C_M_SDA PAD_SPI3_CK/GPIO54 L/D_CLK
50V 50V AE10 AE22 URSA_L/D_ctrl R13229 33 MACRONIX INTERNATIONAL CO., LTD. 16V
OPT PAD_I2C_M_SCL/[VSYNC_LIKE_SP1]PAD_SPI3_DI/GPIO55 L/D_DI URSA_PQ_DEBUG
OPT AD22
URSA_UART2_TX PAD_SPI4_CK/GPIO52 URSA_OPT_5
E8 AC21
PAD_GPIO00/[UART2_TX] PAD_SPI4_DI/GPIO53 URSA_OPT_6
F7 URSA_L/D_ctrl
PAD_GPIO01/[UART2_RX] R13215 33 CS VCC
AC24 C13209
URSA_UART2_RX PAD_VSYNC_LIKE/GPIO40 L/D_VSYNC 1 8 0.1uF
E7
PAD_GPIO02/[UART1_TX]
C13214
5pF
C13215
5pF C13216
SPI_CZ 16V
OPT OPT OPT F6
URSA_UART1_TX PAD_GPIO03/[CHIP_VDET] 50V 50V 5pF +3.3V_NORMAL
0.01uF 0.01uF 0.01uF AE13 DIM0 50V
25V 25V 25V PAD_DIM00/GPIO32
AD13 R13245 33 SO/SIO1 HOLD/SIO3 +3.3V_NORMAL
C13217 C13218 C13219 DIM1 OPT 2 7
AD27
PAD_DIM01/GPIO33
AC13 DIM2 R13226 SPI_DO URSA_SYS_DEBUG
SPI_CZ R14402 33 AC27
PAD_SPI_CZ PAD_DIM02/GPIO34
AE15
10K 10K R13255 P13202
PAD_SPI_CK PAD_DIM03/GPIO35 12507WS-04L
SPI_CK R14403 33 AC28 AC14 FLASH_WP_URSA 1K WP/SIO2 SCLK R13260
SPI_DI AC26
PAD_SPI_DI PAD_DIM04/GPIO36
AD14
URSA_OPT_1
R13227 R13244 3 6 SPI_CK 10K
PAD_SPI_DO PAD_DIM05/GPIO37 URSA_BIT0 10K +3.3V_NORMAL
SPI_DO AD15 URSA_SYS_DEBUG
PAD_DIM06/GPIO38 URSA_BIT1 U_SPI_WP_f_URSA
AE25 AC15 1
PAD_INTERUPT_R21 PAD_DIM07/GPIO39 URSA_BIT2
AD25 FRC_FLASH_WP R14400
10K
1K
GND SI/SIO0
PAD_INTERUPT_R20
OPT R13248 4 5 SPI_DI 2 R13267 33 URSA_UART1_RX
URSA_UART1_RX E4
OPT PAD_TCON0/STV2 R14401 URSA_SYS_DEBUG
0.01uF PAD_TCON1/OE
D5 10K
U_SPI_WP_f_SoC
U_SPI_WP_f_SoC R13250
D7 E6 3
25V PAD_IRE/[UART1_RX] PAD_TCON2/YV1C 10K
C13220 E5
PAD_TCON3/CPV
F5
OPT R13266 33
PAD_TCON4/STV1
4 URSA_UART1_TX
F4
R13211 0 PAD_TCON5/SFT URSA_SYS_DEBUG
AC25 D6 5
PAD_TESTPIN PAD_TCON6/TPV
AC9 D4
GND_EFUSE PAD_TCON7/POL C13211
R13212 0 0.1uF
AC4 16V
PAD_TCON8/[VX1T_HTPDN] HTPDAn URSA_SYS_DEBUG
OPT R13200 10K AC19 AD4
GPIO[09] PAD_TCON9/[VX1T_LOCKN]
OPT R13201 10K AD19 AA4
GPIO[08] PAD_TCON10/[HDMI_R_DDC_CLK3] R13243
AC18 AB5 10K
VID1 GPIO[07] PAD_TCON11/[HDMI_R_DDC_DAT3]
AB4
PAD_TCON12/[HDMI_R_HP3]
AE19 AA5
VID0 GPIO[06] PAD_TCON13/[HDMI_R_CEC3]
AD5
GPIO (RESERVED FOR U11)
PAD_TCON14/[HDMI_T_CEC]
AD7 AE5
U11 ONLY, NC FOR U11P
OPTR13202
OPTR13203
33
33 AE7
AC7
GPIO[64]
GPIO[65]
PAD_TCON15/[HDMI_T_HPD]
AD21
LOCKAn Clock for URSA11 URSA Reset
OPTR13204 33
GPIO[66] PAD_GPIO04 Data_Format_1 +3.3V_NORMAL
AD8 AD20
OPTR13205 33
C13207
GPIO[67] PAD_GPIO05 Data_Format_0
AC6 +3.3V_NORMAL
GPIO[74] 0.01uF 0.01uF
AC8 AC5 25V 25V
OPTR13206 33
8pF
50V
GPIO[63] GPIO[75] C13202 C13205 +3.3V_NORMAL
GPIO[76]
AB7 SW13200
AB6 1 2
X-TAL_1
GPIO[69]
AE21 C13210
R13241
PAD_GPIO10 XIN_URSA
GND_1
AC20
1uF
22
PAD_GPIO11 URSA_RX_Vx1_HTPDn R13264
AE12 R13218 10K 3 4 10K
PAD_GPIO12/[VX1_RX_HTPD_O]
URSA_RX_Vx1_HTPDn
10V
AD12 OPT
R13254
M4
PAD_GPIO13/[VX1_RX_HTPD_V]
AD18 R13219 10K OPT
OPTR13207 33
GPIO[70] PAD_GPIO14 URSA9_CONNECT SML-512UW URSA_RESET
1
M5 AC11
X13200
LD13200
OPTR13208 33
24MHz
GPIO[72] PAD_GPIO15/[VX1_RX_LOCK_O] LOCKAn_OSD
N4 AC12 0
1M
OPTR13209 33
GPIO[73] PAD_GPIO16/[VX1_RX_LOCK_V] LOCKAn_Video
R13259
C13208
N5 AE18
OPTR13210 33
GPIO[71] PAD_GPIO17 FLASH_WP_URSA R13238
10K
D13200 URSA_RESET_MICOM
R13258
4
8pF
50V
R13242
1N4148W 0
B1 470K
X-TAL_2
GND_2
100V
10K
NC_3
AG1 OPT R13265
NC_4 XO_URSA OPT URSA_RESET_SoC
AE6 AH2
NC_1 NC_5
AH27
NC_6
AD6 B28 C13204 C13203 C13213 E Q13200
NC_2 NC_7 C13206
AG28 0.01uF 0.01uF 0.01uF 0.01uF MMBT3906(NXP)
NC_8 25V 25V 25V 25V B NXP_LOCKAN_LED_TR
E Q13200-*1
2N3906S-RTK
KEC_LOCKAN_LED_TR
B
C
+3.3V_NORMAL
URSA Option
URSA_OPT_0_1
URSA_RX_LVDS
URSA_OPT_1_1
URSA_OPT_6_1
URSA_OPT_5_1
URSA_OPT_4_1
URSA_BIT0_1
LGD_Module
URSA_BIT1_1
URSA_BIT2_1
Div_BIT1_1
Div_BIT0_1
R13233 10K
R13234 10K
R13236 10K
R13239 10K
R13224 10K
R13230 10K
R13216 10K
R13222 10K
R13213 10K
R13220 10K
Low High
Chip Config Debugging for URSA11
URSA_OPT_0 Rx_Vx1 Rx_LVDS
URSA_OPT_6
Reserved Debug/ISP ADDR
URSA_OPT_1 OS_Moudule LGD_Module Reserved Slave (Debug Port:0XB4,ISP:0X98)
URSA_OPT_5
CHIP_CONF:{DIM2,DIM1,DIM0}
URSA_OPT_4 PRINT_ON PRINT_OFF URSA_OPT_4 CHIP_CONF=3’d7:111:boot from SPI Flash I2C_S Port
Div_BIT0 P13200
URSA_OPT_5 Reserverd Reserverd Division Type
12507WS-04L
Div_BIT1
WAFER-STRAIGHT
URSA_OPT_6 Reserverd Reserverd URSA_OPT_0 URSA_DEBUG
Rx Interface +3.3V_NORMAL SW13201
URSA_OPT_1
DIM0 1
JS2235S
Module Type
URSA_BIT2_0
URSA_BIT0_0
10K
URSA_RX_Vx1
10K
R13231 10K
R13235 10K
R13256 33
Div_BIT1_0
URSA_OPT_1_0
URSA_OPT_6_0
URSA_OPT_5_0
0 0
Div_BIT0_0
R13225 10K
4
OS_Module
0/1/1 SDA2_+3.3V_DB
R13217 10K
R13221 10K
10K
OPT OPT
R13214 10K
1/0/0
R13240
R13247 DIM2 5
0/0 Non Division
R13232
+12V
L13411 POWER_ON/OFF2_1
BLM18PG121SN1D
R13404
10K
C13443 C13617
10uF 0.1uF R13407
R13408
1/16W
25V 16V 39K
IC13403
10K
R13424 R1
1%
BD9D321EFJ [EP] 1/16W
10K 5%
1%
1/16W
91K
R13406
C13403
VID_CTRL
R13411R13409
[EP]
GND2
GND1
NC_3
TRIP
EN VIN
1/16W 1/16W
1 8 1000pF
5.1K 12K
VO
16V 50V R2
1%
1/16W
27K
R13405
THERMAL
1%
R13410
0.1uF
1%
1/16W
20K
R13421 R13422 FB BOOT C13447
28
27
26
25
24
9
2 7
RF 1 23 FB
R1
1%
18K 3.6K L13412
1% 1% 2.2uH THERMAL
VREG SW PGOOD 2 29 22 GND
3 6 +12V
C13444 R13401 1K
100pF PS064T-2R2MS EN 3 21 MODE
50V POWER_ON/OFF2_3 16V
SS GND 0.1uF IC13402
4
3A 5 C13448
22uF
C13449
22uF
ZD13401 VBST 4
TPS53513RVER
20 VREG L13402
R13403
10V 10V 2.5V
R13423 C13405 NC_1 VDD
OPT 5 19
4.7
22K C13445 C13446 C13402 R13400
1uF 2200pF 2K SW_1 NC_2
1% 6 18
10V 50V
0.1uF 1/16W C13408 C13407 C13409
SW_2 7 17 VIN_3
R2 16V 5% 1uF 10uF 10uF
VDDC
25V 25V 25V
L13403 SW_3 8 16 VIN_2
Vout=0.765*(1+R1/R2)=1.516V 1.0uH
SW_4 9
8A 15 VIN_1
R13402
10
11
12
13
14
1/10W
C13451
ZD13400
3.3
C13450 C13400 C13401 C13411
5%
C13406
PGND_1
PGND_2
PGND_3
PGND_4
PGND_5
2.5V
0.1uF 22uF 22uF
OPT
22uF 2200pF
150uF 50V
6.3V
C13404
470pF
50V
VID_CTRL
VID_CTRL
URSA11_VID URSA11_VID
+3.3V_NORMAL
URSA11_VID URSA11_VID
R13414
R13412
1/16W
1/16W
100K
D
100K
EBK62072501
1%
1%
Q13401-*1
G 2N7002KA
R13415
S URSA11_VID_FET_DIODES(SUB)
R13413
1/16W
1/16W
20K
20K
R13420
1%
R13418
1%
OPT
OPT
10K
10K
Q13401
D 2N7002KA
URSA11_VID_FET_KEC(MAIN)
G EBK62072501 R13416 0
VID0
S URSA11_VID
D EBK62072501
Q13400
2N7002KA
G URSA11_VID_FET_KEC(MAIN) R13417 0
VID1
S URSA11_VID
D
EBK62072501
Q13400-*1
G R13419 R13425
2N7002KA 10K 10K
S URSA11_VID_FET_DIODES(SUB)
R1:10K/R2:17.1K//120K, V=1.008V(VID0=H,VID1=L)
R1:10K/R2:17.1K//120K, V=1.008V(VID0=L,VID1=H)
R1:10K/R2:17.1K//120K//120K, V=1.05V(VID0=H,VID1=H)
N7 H1 C11
C14800 C14821 C14832 C14852 C14856 C14858 C14863 C14868 C14872 C14876 C14878 N8
VDDC_1 GND_1
K1 G11
GND_73
10uF 10uF 10uF 0.1uF 0.1uF 0.1uF 0.1uF 10uF 0.1uF 1uF 10uF P7
VDDC_2 GND_2
A2 H11
GND_74
C19
10V 10V VDDC_3 GND_3 GND_75 GND_199
10V 10V 10V 16V 16V 16V 16V 10V 16V P8 B2 J11 D19
VDDC_4 GND_4 GND_76 GND_200
P9 G2 K11 E19
VDDC_5 GND_5 GND_77 GND_201
R5 J2 L11 F19
VDDC_6 GND_6 GND_78 GND_202
R6 L2 M11 G19
AVDDL_DRV_MOD 4th Layer R7
VDDC_7 GND_7
N2 N11
GND_79 GND_203
H19
VDDC_8 GND_8 GND_80 GND_204
R8 P2 P11 J19
L14804
Close to Chip side R9
T5
VDDC_9
VDDC_10
GND_9
GND_10
W2
Y2
R11
T11
GND_81
GND_82
GND_205
GND_206
K19
L19
BLM18PG121SN1D VDDC_11 GND_11 GND_83 GND_207
T6 AB2 U11 M19
VDDC_12 GND_12 GND_84 GND_208
T7 AC2 V11 N19
VDDC_13 GND_13 GND_85 GND_209
C14807 C14827 C14835 C14857 T8 AG2 W11 AB19
C14818 C14843 C14850 C14904 VDDC_14 GND_14 GND_86 GND_210
T9 Y11 AH19
10uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.47uF VDDC_15 GND_87 GND_211
0.1uF T10 AA11
10V 16V 16V 16V 16V 16V 6.3V VDDC_16 GND_88
OPT 16V U4 AB11
VDDC_17 GND_89
U5 D3 C12 C20
VDDC_18 GND_15 GND_90 GND_212
U6 E3 G12 D20
4th Layer VDDC_19 GND_16 GND_91 GND_213
U7 F3 H12 E20
VDDC_20 GND_17 GND_92 GND_214
U8 T3 N12 F20
Close to Chip side AVDDL_DVI_RX U9
U10
VDDC_21
VDDC_22
GND_18
GND_19
U3
V3
P12
R12
GND_93
GND_94
GND_215
GND_216
G20
H20
VDDC_23 GND_20 GND_95 GND_217
Y3 T12 J20
GND_21 GND_96 GND_218
M3 AE3 U12 K20
AVDDL_HDMIRX_1 GND_22 GND_97 GND_219
W6 AF3 V12 L20
AVDDL_HDMIRX_2 GND_23 GND_98 GND_220
W7 AG3 AB12 M20
AVDDL_HDMIRX_3 GND_24 GND_99 GND_221
C14888 AVDDL_HDMITX W8
AVDDL_HDMIRX_4
C13
GND_100 GND_222
N20
0.1uF C4
GND_25
AB3 D13
16V AVDDL_HDMITX_4 GND_101
Y7 P4 E13
AVDDL_HDMITX_1 GND_26 GND_102
Y8 R4 F13 U20
AVDDL_HDMITX_2 GND_27 GND_103 GND_223
C14890 Y9
AVDDL_HDMITX_3 GND_28
T4 G13
GND_104 GND_224
V20
0.1uF H13 AB20
GND_105 GND_225
W9 J13
16V AVDDL_LVDSRX/AVDDL_VBY1RX_1 GND_106
DVDD_DDR W10 K13
AVDDL_LVDSRX/AVDDL_VBY1RX_2 GND_107
Y10 L13
AVDDL_DRV_MOD AVDDL_LVDSRX/AVDDL_VBY1RX_3 GND_108
M13 A21
L14805 GND_109 GND_226
BLM18PG121SN1D J8 V4 N13 B21
AVDDL_MOD_1 GND_29 GND_110 GND_227
J9 W4 T13 C21
AVDDL_MOD_2 GND_30 GND_111 GND_228
C14860 J10 U13 D21
C14808 C14816 C14824 C14830 C14839 C14848 C14854 C14864 K8
AVDDL_MOD_3
AG4 V13
GND_112 GND_229
E21
10uF 1uF AVDDL_MOD_4 GND_31 GND_113 GND_230
0.1uF 0.1uF 10uF 0.1uF 1uF 0.1uF 0.1uF K9 W13 F21
10V 10V AVDDL_MOD_5 GND_114 GND_231
16V 16V 10V 16V 10V 16V 16V K10 AB13 G21
OPT AVDDL_PREDRV_1 GND_115 GND_232
L8 H21
AVDDL_PREDRV_2 GND_233
L9 D14 J21
AVDDL_PREDRV_3 GND_116 GND_234
L10 P5 E14 K21
4th Layer AVDDL_PREDRV_4 GND_32 GND_117 GND_235
DVDD_DDR M10 V5 F14 L21
AVDDL_PREDRV_5 GND_33 GND_118 GND_236
W5 G14 M21
GND_34 GND_119 GND_237
T16 H14 N21
AVDDL_DVI_RX
Close to Chip side U16
U17
DVDD_DDR_1
DVDD_DDR_3
J14
K14
GND_120
GND_121
GND_238
GND_239
P21
R21
DVDD_DDR_4 GND_122 GND_240
L14807 T17 L14 T21
BLM18PG121SN1D DVDD_DDR_2 GND_123 GND_241
B6 M14 U21
GND_35 GND_124 GND_242
K6 N14 V21
GND_36 GND_125 GND_243
+1.5V_U_DDR M6 T14 W21
C14809 C14817 C14822 C14833 C14844 C14853 GND_37
N6 U14
GND_126 GND_244
Y21
0.1uF 0.1uF 10uF 0.1uF 0.1uF 0.47uF GND_38
P6 V14
GND_127 GND_245
AA21
16V GND_39 GND_128 GND_246
16V 16V 10V 16V 6.3V P15 V6 W14 AB21
OPT AVDD_DDR0_1 GND_40 GND_129 GND_247
P16 AB14 AG21
AVDD_DDR0_2 GND_130 GND_248
P17 A7
AVDD_DDR0_3 GND_41
4th Layer R15 G7 B15
AVDD_DDR0_4 GND_42 GND_131
R16 H7 D15 A22
AVDD_DDR0_5 GND_43 GND_132 GND_249
AVDDL_HDMITX Close to Chip side R17
P19
AVDD_DDR0_6 GND_44
J7
K7
E15
F15
GND_133 GND_250
B22
C22
AVDD_DDR1_1 GND_45 GND_134 GND_251
P20 L7 G15 D22
AVDD_DDR1_2 GND_46 GND_135 GND_252
L14806 R19 M7 H15 E22
BLM18PG121SN1D AVDD_DDR1_3 GND_47 GND_136 GND_253
R20 V7 J15 F22
AVDD_DDR1_4 GND_48 GND_137 GND_254
T19 K15 G22
AVDD_DDR1_5 GND_138 GND_255
T20 L15 H22
C14810 C14819 C14828 C14846 AVDD_DDR1_6
M15
GND_139 GND_256
J22
0.1uF 10uF 0.1uF 0.1uF AVDD_15_MOD GND_140 GND_257
NC FOR U11P
J12 B8 N15 K22
AVDD_15_MOD_1 GND_49 GND_141 GND_258
U11 ONLY
16V 10V 16V 16V K12 G8 T15 L22
OPT AVDD_15_MOD_2 GND_50 GND_142 GND_259
L12 H8 U15 M22
AVDD_15_MOD_3 GND_51 GND_143 GND_260
M12 M8 V15 N22
4th Layer AVDD_15_MOD_4 GND_52 GND_144 GND_261
V8 W15 P22
GND_53 GND_145 GND_262
AA8 AB15 R22
Close to Chip side AVDD_MOD
Y14
AVDD_MOD_1
GND_54
GND_55
AB8 AF15
GND_146
GND_147
GND_263
GND_264
T22
Y15 U22
AVDD_MOD_2 GND_265
AA14 C16 V22
VDDP_AVDD_PLL AVDD_MOD_3 GND_148 GND_266
AA15 A9 D16 W22
AVDD_MOD_4 GND_56 GND_149 GND_267
G9 E16 Y22
GND_57 GND_150 GND_268
W20 H9 F16 AA22
VDDP_1 GND_58 GND_151 GND_269
Y20 M9 G16 AB22
VDDP_2 GND_59 GND_152 GND_270
AA20 N9 H16
VDDP_3 GND_60 GND_153
V9 J16 A23
AVDD_HDMITX GND_61 GND_154 GND_271
AA9 K16 B23
GND_62 GND_155 GND_272
AC3 AB9 L16 C23
AVDD_HDMITX_1 GND_63 GND_156 GND_273
AVDD_DVI_ALLRX Y13 M16 D23
AVDD_HDMITX_2 GND_157 GND_274
AA13 N16 E23
AVDD_HDMITX_3 GND_158 GND_275
P3 V16 F23
AVDD_HDMIRX_1 GND_159 GND_276
C14885 W12
AVDD_HDMIRX_2 GND_64
B10 W16
GND_160 GND_277
Y23
0.1uF Y12 G10 AB16 AA23
AVDD_HDMIRX_3 GND_65 GND_161 GND_278
AA12 H10 AC16 AB23
16V AVDD_HDMIRX_4 GND_66 GND_162 GND_279
N10 AD16 AH23
C14889 AA19
GND_67
P10 AE16
GND_163 GND_280
+3.3V_NORMAL 0.1uF W19
AVDD_XTAL GND_68
R10 B17
GND_164
A24
VDDP_AVDD_PLL 16V AVDD_PLL_1 GND_69 GND_165 GND_281
Y19 V10 C17 B24
AVDD_PLL_2 GND_70 GND_166 GND_282
AA10 D17 C24
GND_71 GND_167 GND_283
L14800 AB10 E17 D24
GND_72 GND_168 GND_284
BLM18PG121SN1D Y16 F17 Y24
AVDD_LVDSRX/AVDD_VBY1RX_1 GND_169 GND_285
AA16 G17 AA24
AVDD_LVDSRX/AVDD_VBY1RX_2 GND_170 GND_286
AA17 H17 AB24
AVDD_LVDSRX/AVDD_VBY1RX_3 GND_171 GND_287
C14803 C14814 C14823 C14831 C14837 C14845 C14851 C14855 +1.5V_U_DDR J17
C14859 C14862 GND_172
10uF 10uF 10uF 1uF 0.1uF 0.1uF 0.1uF 0.47uF K17 C25
GND_173 GND_288
10V 10V 10V 10V 16V 16V 16V 6.3V 10uF 0.47uF +1.5V_U_DDR L17 J25
C14886 0.1uF 16V C14891 0.47uF 6.3V GND_174 GND_289
10V 6.3V A18
AVDD_DDR_VBP_A_1
M17
GND_175
M25
GND_290
B18 N17 R25
4th Layer C14892 0.22uF 16V OPT AVDD_DDR_VBP_A_2 GND_176 GND_291
R13 V17 V25
AVDD_DDR_VBP_A_3 C14899 0.1uF 16V GND_177 GND_292
R14 A20 W17 Y25
C14893 0.47uF 6.3V AVDD_DDR_VBP_A_4 DRAM_VDD_A_1 GND_178 GND_293
Close to Chip side A16 B20 Y17 AA25
POWER ONLY
AVDD_DDR_VBN_A_4 GND_182
U11P MIU
A26 C14900 0.1uF 16V AG17
C14887 0.1uF 16V C14895 0.22uF 16V OPT DRAM_VDD_B_1 GND_183
U18 B26 C18 C26
AVDD_DDR_VBP_B_1 DRAM_VDD_B_2 URSA11P GND_184 GND_297
4th Layer U19 D18 E26
C14896 0.47uF 6.3V AVDD_DDR_VBP_B_2 GND_185 GND_298
Y27 E18 W26
AVDD_DDR_VBP_B_3 GND_186 GND_299
C14897 0.22uF 16V OPT
Y28
V18
AVDD_DDR_VBP_B_4 Close to Chip F18
G18
GND_187 GND_300
Y26
AA26
AVDD_DDR_VBN_B_1 GND_188 GND_301
4th Layer V19 H18 AB26
C14898 0.47uF 6.3V AVDD_DDR_VBN_B_2 GND_189 GND_302
AB27 J18 AE26
AVDD_DDR_VBN_B_3 GND_190 GND_303
AB28 K18
AVDD_DDR_VBN_B_4 GND_191
L18 A27
GND_192 GND_304
M18 B27
GND_193 GND_305
N18 C27
GND_194 GND_306
AA27
GND_307
AG27
GND_308
AVDD_MOD J28
GND_309
W18 M28
L14801 GND_195 GND_310
BLM18PG121SN1D Y18 R28
GND_196 GND_311
AA18 V28
GND_197 GND_312
AB18
GND_198
C14802 C14811 C14820 C14829 C14836 C14842 C14849
10uF 10uF 10uF 0.1uF 0.1uF 0.1uF 0.1uF
10V
10V 10V 16V 16V 16V 16V
+1.5V_U_DDR
AVDD_DVI_ALLRX
L14802
C14867 C14869 C14871 C14873 C14875 C14879 C14880
BLM18PG121SN1D 10uF 10uF 10uF 0.1uF 0.1uF 0.1uF 0.1uF
10V 10V 10V 16V 16V 16V 16V
4th Layer
1 No video/Normal audio 1
2 No video/No audio 2
4 Color error 4
First of all, Check whether there is SVC Bulletin in GCSC System for these model.
Standard Repair Process
Established
Error A. Video error date
symptom
No video/ Normal audio Revised date 1/16
First of all, Check whether all of cables between board is inserted properly or not.
(Main B/D↔ Power B/D, LVDS Cable, Speaker Cable, IR B/D Cable,,,)
☞A1 ☞A18
No video Normal Y Check Back Light Y Check Power Y Replace T-con/Main
On Normal
Normal audio audio On with naked eye Board Board or module
voltage
12V And Adjust VCOM
N N N
Move to No
☞A18 Check Power Board 12V output Repair Power
video/No audio Board or parts
Replace Inverter
Normal Y
or module
voltage
End
N
Repair Power
Board or parts
1
Standard Repair Process
Established
Error A. Video error date
symptom
No video/ No audio Revised date 2/16
☞A18
Check various Check and
Normal Y
No Video/ voltages of Power replace
No audio Board ( 12V) voltage?
MAIN B/D
N End
Replace Power
Board and repair
parts
2
Standard Repair Process
Established
Error A. Video error date
symptom
Picture broken/ Freezing Revised date 3/16
N
☞ A4
Check RF Cable
Normal Y Check SVC N Check Y
Connection Close
1. Reconnection Picture? S/W Version Bulletin? Tuner soldering
2. Install Booster N
Y
N
S/W Upgrade
N Contact with signal distributor
Normal
Picture? or broadcaster (Cable or Air)
Normal N
Y Picture? Replace
Main B/D
Y
Close
Close
3
Standard Repair Process
Established
Error A. Video error date
symptom
Color error Revised date 4/16
☞A6 ☞ A7
※ Check
Check color by input
and replace
-External Input Y Y Y
Color Link Cable Color Color
-COMPONENT Replace Main B/D Replace module
error? (V by one) error? error?
-AV
and contact
-HDMI N N N
condition
☞A8 Check
External Input/ External device Y
external
Check Test pattern Component /Cable Replace Main/T-con B/D
device and
error normal
cable
N
Request repair
for external
device/cable
4
Standard Repair Process
Y
Connect other external
Normal N HDMI/
device and cable N
screen? DVI Screen Replace
(Check normal operation of
External Input, Component, normal? Main /T-con
Y RGB and HDMI/DVI by B/D
connecting Jig, pattern
Generator ,Set-top Box etc.
End
5
Standard Repair Process
Established
Error B. Power error date
symptom
No power Revised date 6/16
☞A17 ☞A18
DC Power on Replace
Check Power LED Y Normal N Check Power Y
by pressing Power Key OK? Power
Logo LED On? operation? On ‘”High”
On Remote control B/D
. Stand-By: Red or Turn On
N Y
. Operating: Turn Off
Check Power cord Replace Main B/D
was inserted properly
☞A18
N Measure voltage of each output of Power B/D
Normal?
Y
Y Y
※ Normal
voltage?
Replace Main B/D
Close Normal
Check 12V(For STBY 3.3V)
Y
voltage? N
☞A18 Replace Power B/D
N
Replace Power
B/D
6
Standard Repair Process
Established
Error B. Power error date
symptom
Off when on, off while viewing, power auto on/off Revised date 7/16
Check outlet
☞A19
N Y
Check A/C cord Error? Check Power Off CPU Normal? End
Replace Main B/D
Mode Abnormal
N
Check for all 3- phase
power out Y Abnormal Replace Power B/D
1
* Please refer to the all cases which Status Power off List Explanation
"POWEROFF_REMOTEKEY" Power off by REMOTE CONTROL
can be displayed on power off mode.
"POWEROFF_OFFTIMER" Power off by OFF TIMER
"POWEROFF_SLEEPTIMER" Power off by SLEEP TIMER
"POWEROFF_INSTOP" Power off by INSTOP KEY
"POWEROFF_AUTOOFF" Power off by AUTO OFF
Normal "POWEROFF_ONTIMER" Power off by ON TIMER
"POWEROFF_RS232C" Power off by RS232C
"POWEROFF_RESREC" Power off by Reservated Record
"POWEROFF_RECEND" Power off by End of Recording
"POWEROFF_SWDOWN" Power off by S/W Download
"POWEROFF_UNKNOWN" Power off by unknown status except listed case
"POWEROFF_ABNORMAL1" Power off by abnormal status except CPU trouble
Abnormal
"POWEROFF_CPUABNORMAL" Power off by CPU Abnormal
7
Standard Repair Process
Established
Error C. Audio error date
symptom
No audio/ Normal video Revised date 8/16
☞A20 ☞A21+A18
Check user N Check audio B+ Y
No audio Normal
menu > Off 24V of Power
Screen normal voltage
Speaker off Board
Y N
Check N
Disconnection Replace MAIN Board End
Speaker
disconnection
Y
Replace Speaker
8
Standard Repair Process
Established
Error C. Audio error date
symptom
Wrecked audio/ discontinuation/noise Revised date 9/16
Wrecked audio/
☞A21+A18
Check and replace
Discontinuation/ Check audio
speaker and
Noise for B+ Voltage (12V)
connector
Check input all audio
signal Y Y
Signal
-RF
normal? Wrecked audio/
-External Input Normal
signal Discontinuation/
N Replace Main B/D voltage?
Noise only
for D-TV
N
Wrecked audio/
Discontinuation/
Replace Power B/D
Noise only
for Analog
(When RF signal is not
received)
Request repair to external Wrecked audio/ Replace Main B/D End
cable/ANT provider Discontinuation/
Noise only
for External Input
(In case of N
External Input Connect and check Normal
signal error) other external audio?
Check and fix device
external device Y
9
Standard Repair Process
Replace R/C
10
Standard Repair Process
Normal Y
☞A4 operating? Close
Is show ok N Press the back
RF Receiver ver N message? key about 5sec
Close N
is “00.00”?
Y
Replace
MR13
Y Close
11
Standard Repair Process
☞A4
Check the Wi-Fi Mac value N Check the Wifi wafer Normal N Replace
INSTART menu is “NG”? Voltage?
1pin Main B/D
Y
Y
☞A4
Wi-Fi Mac value N
is “NG”? Close
12
Standard Repair Process
☞A4
Check the Camera Ver. N Reconnect the Normal N Replace
INSTART menu is “NULL”? operation?
Camera module Main B/D
Y
Y
Close
Change the
Camera module
13
Standard Repair Process
Established
Error D. Function error date
symptom
External device recognition error Revised date 14/16
Y Check technical
Check External Input and
Signal information Technical N
input Component Replace Main B/D
input? - Fix information information?
Recognition error
signal
- S/W Version
N Y
HDMI/
Check and fix DVI, Optical
Fix in Replace Main B/D
external device/cable Recognition error
accordance
with technical
information
14
Standard Repair Process
Established
Error E. Noise date
symptom
Circuit noise, mechanical noise Revised date 15/16
Identify Check
Circuit
nose location of Replace PSU
noise
type noise
15
Standard Repair Process
Established
Error F. Exterior defect date
symptom
Exterior defect Revised date 16/16
Cabinet
Replace cabinet
damage
Remote
control Replace remote control
damage
Stand
Replace stand
dent
16
Contents of Standard Repair Process Detail Technical Manual
<ALL MODELS>
After turning on the power and disassembling the case, check with the naked eye,
whether you can see light from locations.
A1
Standard Repair Process Detail Technical Manual
Error Established
symptom A. Video error_No video/Normal audio date
Revised
Content Check White Balance value A2
date
<ALL MODELS>
Entry
Entrymethod
method
1.1.Press
Pressthe
theADJ
ADJbutton
buttonononthe
theremote
remotecontrol
controlforforadjustment.
adjustment.
2.2.Enter
Enterinto
intoWhite
WhiteBalance
Balanceofofitem
item6.10.
3.3.After
Afterrecording
recordingthe
theR,R,G,G,B B(GAIN,
(GAIN,Cut)
Cut)value
valueofofColor
ColorTemp
Temp
(Cool/Medium/Warm),
(Cool/Medium/Warm),re-enterre-enterthe
thevalue
valueafter
afterreplacing
replacingthe
theMAIN
MAINBOARD.
BOARD.
A2
Standard Repair Process Detail Technical Manual
Error Established
symptom A. Video error_Video error, video lag/stop date
TUNER input signal strength checking method Revised
Content date A3
<ALL MODELS>
A3
Standard Repair Process Detail Technical Manual
Error Established
symptom A. Video error_Video error, video lag/stop date
Version checking method Revised
Content date A4
Version
A4
Standard Repair Process Detail Technical Manual
Error Established
symptom
A. Video error_Video error, video lag/stop
date
Revised
Content TUNER checking part A5
date
<ALL MODELS>
Checking method:
1. Check the signal strength or check whether the screen is normal when the external device is connected.
2. After measuring each voltage from power supply, finally replace the MAIN BOARD.
3. If you can`t see the UHD live TV, please connect signal at left side of jack. (Korea model only)
A5
Standard Repair Process Detail Technical Manual
Error A. Video error _Vertical/Horizontal bar, Established
symptom residual image, light spot date
Revised
Content connection diagram (1) date A6
<ALL MODELS>
A6
Standard Repair Process Detail Technical Manual
Error Established
symptom A. Video error_Color error date
Revised
Content Check Link Cable(VX1) reconnection condition date A7
<ALL MODELS>
Check the contact condition of the Link Cable, especially dust or mis insertion.
A7
Standard Repair Process Detail Technical Manual
Error Established
symptom
A. Video error_Color error
date
Adjustment Test pattern - ADJ Key Revised
Content date A8
Checking item : 1. Defective pixel 2. Residual image 3. MODULE error (ADD-BAR,SCAN BAR..)
4.Video error (Classification of MODULE or Main-B/D!)
A8
Appendix : Exchange Main Board (1)
Solder defect, CNT Broken Solder defect, CNT Broken Solder defect, CNT Broken
A - 1/5
Appendix : Exchange Main Board (2)
Solder defect, Short/Crack Fuse Open, Abnormal power section Abnormal Display
A - 2/5
Appendix : Exchange Power Board (PSU)
No picture/Sound Ok
A - 3/5
Appendix : Exchange the Module (1)
Panel Mura, Light leakage Panel Mura, Light leakage Press damage
Un-repairable Cases
In this case please exchange the module.
Press damage
A - 4/5
Appendix : Exchange the Module (2)
Horizontal
TAB ICBlock
Horizontal Block Horizontal line
Gate Defect Gate TAB IC Defect
Gate TAB IC Defect Gate TAB IC Defect Gate TAB IC Defect
Un-repairable Cases
In this case please exchange the module.
Horizontal Block
Gate TAB IC Defect
Gate TAB IC Defect
A - 5/5
Standard Repair Process Detail Technical Manual
Error Established
symptom B. Power error _No power date
Revised
Content Check front Power Indicator date A17
<LM14A>
A17
Standard Repair Process Detail Technical Manual
Error Established
symptom
B. Power error _No power
date
Revised
Content Check power input voltage and ST-BY 3.5V A18
date
1 RL_ON 2 PWM_DIM2
3 GND 4 12V
5 12V 6 12V
7 12V 8 12V
9 GND 10 GND
11 INV_CTL 12 PWM_DIM1
A18
Standard Repair Process Detail Technical Manual
Error
symptom B. Power error _Off when on, off whiling viewing Established
date
Revised
Content POWER OFF MODE checking method date A19
<ALL MODELS>
Entry method
A19
Standard Repair Process Detail Technical Manual
Error Established
symptom C. Audio error_No audio/Normal video
date
Revised
Content Checking method in menu when there is no audio date A20
<ALL MODELS>
Checking method
1. Press the Setting button on the remote control
2. Select the Sound function of the Menu
3. Select the Sound Out
4. Select TV Speaker
A20
Standard Repair Process Detail Technical Manual
Established
Error symptom C. Audio error_No audio/Normal video date
Voltage and speaker checking method Revised
Content date A21
when there is no audio
<All Models>
1 RL_ON 2 PWM_DIM2
②
3 GND 4 12V ①
5 12V 6 12V
7 12V 8 12V
②
9 GND 10 GND
11 INV_CTL 12 PWM_DIM1
③
Checking order when there is no audio
1 SPK_R-
A21