Chapter13 - Memory and Programmable Logic
Chapter13 - Memory and Programmable Logic
Systems
Chapter 13
Memory and Programmable
Logic
Outline
(a) 6T cell
Access transistor
Figure 13.1 General SRAM cell
SRAM (1/2)
Write 1: in worst case,
V1 = 0, V2 = VDD
(A/n = 2)
Why??
(W / L) nA
(13.1)
(W / L) n
Figure 13.3 6T SRAM cell design parameters
SRAM (2/2)
S: Source
D: Drain
S
D
D
Outline
N 2m
Figure 13.9 High-level view of an
SRAM
Sensing Operation
v d (v v )
(13.5)
I SS I D1 I D 2
(13.7)
Figure 3.22 Dual-amplifier scheme for
the sense amplifier network
Introduction to VLSI Circuits and Systems, NCUT
Outline
DRAM (1/3)
microcomputer systems
Require more peripheral circuitry
Qs CsVs
(13.8)
For writing 1,
Vs Vmax VDD VTn
(13.9)
Qmax C s (V DD VTn )
(13.10)
(b) Hold
DRAM (2/3)
dt
(13.11)
dV s
dt
(13.12)
Vs
(13.13)
I L C s
I L C s
Cs
IL
t h | t |
Vs
50 10 15
1 0.5 s
t h
9
1 10
f refresh
1
2t h
DRAM (3/3)
Q s C sV s
(13.17)
Qs C sV f C bitV f
(13.18)
Cs
V f
C s C bit
(13.19)
Vs
Divided-Word Line
Architectures
Outline
ROM
User-Programmable ROMs
(a) Symbol
(b) Structure
E2PROMs
Outline
Gate Array
(a) Structure
(b) Metal-active
(c) Metal-metal
(b) NOR3 gate wiring
Figure 13.48 Transistor arrangement in a gate array