02 Introduction To VLSI and ASIC Design
02 Introduction To VLSI and ASIC Design
EVOLUTION OF
ELECTRONICS
YEAR
ERA
TECHNOLOGICAL
BREAKTHROUGH
-- Crystal growth
-- Gate Oxide
MOORES
LAW
In 1969, Gorden Moore stated that Silicon
Technology will double the number of transistors
per chip every 18 months!!!
And it is happening!!!!!!!
Now Moores law has become self sustaning
INTEGRATION
LEVEL
Types of integration
ADVANTAGES OF
VLSI
REDUCTION IN
INCREASE IN
Speed
Product Size
Design Security
Power Consumption
Productivity
Cost
Design Flexibility
VLSI
TECHNOLOGY
APPLICATIO
NS
High Performance computing
Datacom/ Networking
Telecom/MOBILE/CELL/ WIL
Multimedia
Smart Cards
Remote Controls
Power
Cost
Smaller is Better
Over View
Of
VLSI DESIGN METHODOLOGY
VLSI OVERVIEW
Customer
Specification
VLSI
TECHNOLOGY
Full
Custom
ASIC
Semi -Custom
ASIC
Gate Array
ASIC
FPGA
ASIC
VLSI OVERVIEW(cont)
Customer
Gate Level
Net List
Specification
Logic Design/
Front End
FPGA
ASIC
Full Custom
ASIC
Semi -Custom
ASIC
Gate Array
ASIC
VLSI OVERVIEW
Customer
Gate Level
Net List
Physical
layout
Specification
Logic Design/
Front End
Physical Design/
Back End
Full
Custom
ASIC
Semi -Custom
ASIC
Gate Array
ASIC
FPGA
ASIC
VLSI
TECHNOLOGY
Encompasses 3 Technologies.
Electronic Design
At the Code
Physical design
As means Layout
Fabrication
As means final product
LOGIC
DESIGN
Blocking assignment
begin: BLOCK_COMB
M1 = #3 (A1 & B1);
Y1 = #1 (M1 | C1);
end
A1
B1
C1
M1
Y1
behavioral
13
PHYSICAL
DESIGN
Masks
FOUNDR
Y
Processed
Wafer
Si wafer
ASIC
processing
Chips
Chemicals
Finished
ASIC
DESIGN METHODOLOGIESCHART
BEHAVIORAL DOMAIN
Synthesis
STRUCTURAL DOMAIN
Application algorithms
processors
programs
Subroutines ,B.equations
instructions
ALUs , registers
Logic gates
Transistors
Layout transistor
Cells
Chips / modules
Chips.MCM,boards
Physical domain
System abstractio
level
Micro architecture
abstraction level
DAY ~ 2
Thank You