Introduction: Introduction To Ic Technology: Unit I G.L.Sumalata Assistant Professor, Griet
Introduction: Introduction To Ic Technology: Unit I G.L.Sumalata Assistant Professor, Griet
Technology
Unit I
G.L.SumaLata
Assistant Professor,GRIET
CMOS Background
• CMOS: high noise immunity
low static power
high density
smaller feature size
Can be fabricated with few defects and low cost.
3D Perspective
Polysilicon Aluminum
3
Process steps:
• Silicon crystal growth
• Wafer cleaning
• Oxidation
• Photolithography
• Diffusion
• Ion implantation
• Dry etching, Wet etching , plasma etching
• Thermal treatments
• Chemical vapour deposition , Physical vapour deposition
• Molecular beam epitaxy
• Electrochemical deposition
• Metallization
• Planarization
• Wafer testing , mounting
• Die cutting
• Encapsulation
Semiconductor Fabrication
Processes
• Front-End Processing (Wafer fabrication)
• Back-End Processing (Assembly and
Testing)
Basic MOS Fabrication Process
• Semiconductor technology is based on certain well established
process steps:
• Silicon crystal growth: Czochralski method
Oxidation – oxide growth or oxidation.
Diffusion – movement of impurity from surface into bulk.
Ion Implantation – ions of a dopant are accelerated by electric
field and physically lodged within semiconductor.
Etching – removing exposed, unprotected material.
Photolithography – selection of specific parts of the silicon
wafer for fabrication processes is photolithography.
Metallization to make contact
Packaging
Fabrication starts with a single crystalline silicon wafer.
Wafer manufacture
• Silicon: most abundant element
• Silica (impure SiO2)
• Wafer: circular base, ultrapure , defect free slices of single
crystalline silicon.
• Ingot : cylindrical single crystal semiconductor from the
Czochralski crystal growth process.
• Process: Silicon refinement
Crystal growth
Wafer formation
Growing the Silicon Ingot
• Most common technique is
the Czochralski (CZ)
– Length: up to 2 m
– Diameter: 200 mm (8”) to
300 mm (12”)
– Weight: Over 225 kg.
– Pulling takes up to hundred
hours
9
Czochralski (CZ) Method : crystal puller
1420 C
Lapping Machine
12
Wafer Shaping (2)
Mechanical damages induced during
the previous processes are removed
by chemical etching.
Wafer Polishers
Qu i c k T i m e ™ a n d a T IF F ( Un c o m p re s s e d ) d e c o m p r e s s o r a re n e e d e d t o s e e th i s p ic t u r e .
13
Planarization: Polishing the Wafers
A polished wafer
Preparation of Silicon Wafers
Polysilicon Seed crystal
6. Edge Rounding
Crucible
1. Crystal Growth
Heater
7. Lapping
8. Wafer Etching
9. Polishong
4. Flat Grinding
Polishing table
Si Substrate
The simplest method of producing an oxide layer consists of heating a silicon wafer
in an oxidizing atmosphere.
Oxidation : comparison
Dry oxidation Wet oxidation
• Dry atmosphere. • Water steam.
• Oxide layers are very • Si (s) + 2H20 (l) SiO2 (s)
uniform. +2H2 (g)
• Si (s) + O2 (g) SiO2 (s) • Wet oxide grows fast.
• Relatively few defects exist • Useful to grow a thick layer
at the oxide-silicon. of field oxide
• Dry oxide grows very slowly.
• It is required to form thin
oxide layer.
Oxide Growth/Oxide Deposition
• Oxidation of the silicon surface
creates a SiO2 layer that acts as
an insulator.
• Oxide layers are also used to
isolate metal interconnections.
22
Chemical vapour deposition
• Where thermal process not possible.
• High purity
• Performance lower than thermal.
• Source of silicon dioxide
silane
Dichloro silane
nitrous oxide
Lithography area in clean room
Photolithography
• An IC consists of
several layers of
material that are
manufactured in
successive steps.
25
Patterning of SiO2
Chemical or plasma
etch
Si-substrate
Hardened resist
SiO
2
(a) Silicon base material
Si-substrate
Photoresist
SiO
2 (d) After development and etching of resist,
chemical or plasma etch of SiO
Si-substrate 2
Exposed resist
SiO
2
Si-substrate Si-substrate
26
Basic Steps of Photolithography
1. Surface Preparation
2. Photoresist Application
3. Soft Bake
4. Align & Expose*
5. Develop
6. Hard Bake
7. Inspection
8. Etch
9. Resist Strip
10. Final Inspection
* Some processes may include a Post-exposure Bake
• Positive photoresist: The UV light • Negative photoresist: Exposure to the UV
changes the chemical structure of light causes the negative resist to become
the resist so that it becomes more polymerized, and more difficult to
soluble in the developer. dissolve.
Basic
lithography
process flow-
chapter-5
29
30
Wafer Exposure Systems
• Contact printing is capable of high resolution but has unacceptable defect densities.
Inexpensive.
• Proximity printing cannot easily print features below a few m . Poor resolution due to
diffraction.
• Projection printing provides high resolution and low defect densities and dominates
today.
31
Wafer Exposure Systems
electronic
computer
interface
photoresist photoresist
SiO 2 SiO 2
(1) (1)
photoresist photoresist
SiO 2 SiO 2
(2) (2)
SiO 2 SiO 2
(3) (3)
Void Pile-up
Junction spiking
Encapsulation (Package Types)
45
Packaging
• Housing of a semiconductor chip.
• Protects and preserves the performance of
semiconductor from electrical mechanical
chemical corruption.
• Package : plastic, ceramic, laminate
• PCB: printed circuit board.
• PTH(pin through hole)
• SMT(surface mount technology)
Structure of a typical package
• Steps:
• Die/chip attaching on PCB
• Bonding
• Encapsulation.
• Testing : wafer level testing
(burn in)
Package structure
DIP
PGA
PLCC
Probe testing
• Wafer sort or probe test:
• Performed before wafer is scribed (cut into
chips).
• Test site characterization is also performed
during probe testing.
• Test structures are tested to characterize the
technology including gate threshold, poly,
sheet resistance, etc.
Probe Testing Equipment
Nmos fabrication
Nmos fabrication contd
Fabrication steps for NMOS
CMOS
Fabrication
Objectives
• To discussed the fundamentals of
CMOS fabrication steps.
• To examined the major steps of the
process flow.
• To overview the cross section view of
a circuit
Introduction
MOSFET
Gate
Drain Source
P-type substrate
P-type substrate
N-type substrate
N-type substrate
ISOLATION FORMATION
TRANSISTOR MAKING
INTERCONNECTION
PASSIVATION
CMOS FABRICATION PROCESS
interconnection
Rwell Vwell
p+ n+ n+ p+ p+ n+
n well Rwell
p substrate n well
Rsub Vwell
Vsub Rsub
Metal 1
oxide
n+ n+ p+ p+
N-well
p-substrate
GLOSSARY
• Photolithography (photo)
– Process of transferring pattern on mask to photoresist layer on wafer
surface (pre-pattern the chip)
• Etching
– Process of permanently removed the unwanted part of design on wafer
surface to get the desired pattern
• Diffusion
– Process of introducing dophant layer by movement of dophant atoms
from high concentration to low concentration area at high temperature
• Ion implantation
– Process of introducing dophant layer by bombardment of high energy
dophant ion in high electric field chamber
• Oxidation
– Process of growing thick or thin SiO2 layer depend on oxide application
• CMP
– Process to physically grind flat to have a planar surface for better
exposure at photo process.
Advantages of n well process
Rwell Vwell
p+ n+ n+ p+ p+ n+
n well Rwell
p substrate n well
Rsub Vwell
Vsub Rsub
• Resistors
• Diffused Resistor : (50- 10kΩ). This can be formed during base
or emitter diffusion of a BJT.
• Pinched resistors: variation to the diffused resistor that is used
to increase the sheet resistivity of the base region.
• Epitaxial resistors: around 5kΩm sheet resistance. This layer
has higher resistivity than other layers.
• MOS resistors: MOSFET can be biased to provide a non linear
resistor. Better than diffused resistor, occupies less area.
Resistance depends on aspect ratio.
• Thin film resistor: A resistive thin film can be deposited
(sputtering) on the substrate.
Capacitors :
S G D S G D C B E
N-Well (Collector)
P-EPITAXY
N Plus Buried Layer
P-SUBSTRATE
P-SUBSTRATE IS TAKEN
P-SUBSTRATE
P-SUBSTRATE
A WINDOW IS OPENED THROUGH OXIDE LAYER
P-SUBSTRATE
P-SUBSTRATE
P-EPITAXY LAYER IS GROWN ON THE ENTIRE SURFACE
P-EPITAXY
P-EPITAXY
N-Well
N-Well (Collector)
P-EPITAXY
N Plus Buried Layer
P-SUBSTRATE
THREE WINDOWS ARE OPENED THROUGH THE OXIDE LAYER , IN THESE
THREE WINDOWS THREE ACTIVE DEVICES NMOS,PMOS AND NPN BJT
ARE FORMED
N-Well
N-Well (Collector)
P-EPITAXY
N Plus Buried Layer
P-SUBSTRATE
THE ENTIRE SURFACE IS COVERED WITH THINOX AND POLYSILICON
AND ARE PATTERNED TO FORM THE GATE TERMINALS OF THE NMOS
AND PMOS
N-Well
N-Well (Collector)
P-EPITAXY
N Plus Buried Layer
P-SUBSTRATE
THROUGH THE 3RD WINDOW THE P-IMPURITIES ARE MODERATELY
DOPED TO FORM THE BASE TERMINAL OF BJT
N-WELL ACTS LIKE THE COLLECTOR TERMINAL
N-Well P-Base
N-Well (Collector)
P-EPITAXY
N Plus Buried Layer
P-SUBSTRATE
THE N-TYPE IMPURITES ARE HEAVILY DOPED TO FORM
N-Well P-Base
N-Well (Collector)
P-EPITAXY
N Plus Buried Layer
P-SUBSTRATE
THE P-TYPE IMPURITES ARE HEAVILY DOPED TO FORM
N-Well P-Base
N-Well (Collector)
P-EPITAXY
N Plus Buried Layer
P-SUBSTRATE
THE ENTIRE SURFACE IS COVERED WITH THICK OXIDE LAYER
N-Well P-Base
N-Well (Collector)
P-EPITAXY
N Plus Buried Layer
P-SUBSTRATE
THE ENTIRE SURFACE IS COVERED WITH THICK OXIDE LAYER AND IS
PATTERNED FOR CONTACT CUTS
N-Well P-Base
N-Well (Collector)
P-EPITAXY
N Plus Buried Layer
P-SUBSTRATE
METAL CONTACTS ARE FORMED
S G D S G D C B E
N-Well (Collector)
P-EPITAXY
N Plus Buried Layer
P-SUBSTRATE