Lecture 8
Lecture 8
THE 8088 AND 8086 MICROPROCESSORS AND THEIR MEMORY AND INPUT/OUTPUT INTERFACES
8.1 The 8088 and 8086 Microprocessors 8.2 Minimum-Mode and Maximum-Mode System 8.3 Minimum-Mode Interface 8.4 Maximum-Mode Interface 8.5 Electrical Characteristics 8.6 System Clock 8.7 Bus Cycle and Time States 8.8 Hardware Organization of the Memory Address Space
THE 8088 AND 8086 MICROPROCESSORS AND THEIR MEMORY AND INPUT/OUTPUT INTERFACES
8.9 Memory Bus Status Codes 8.10 Memory Control Signals 8.11 Read and Write Bus Cycles 8.12 Memory Interface Circuits 8.13 Programmable Logic Arrays 8.14 Types of Input/Output 8.15 An Isolated Input/Output Interface 8.16 Input/Output Data Transfer 8.17 Input/Output Instructions 8.18 Input/Output Bus Cycles
The 8086, announced in 1978, was the first 16bit microprocessor introduced by Intel Corporation 8086 and 8088 are internally 16-bit MPU.
Externally the 8086 has a 16-bit data bus and the 8088 has an 8-bit data bus
8086 and 8088 both have the ability to address up to 1 Mbyte of memory and 64K of input/output port The 8088 and 8086 are both manufactured using high-performance metal-oxide semiconductor (HMOS) technology The 8088 and 8086 are housed in a 40-pin dual inline package and many pins have multiple functions
CMOS, Complementary Metal-OxideSemiconductor, is a major class of integrated circuits used in chips such as microprocessors, microcontrollers, static RAM, digital logic circuits, and analog circuits such as image sensors Two important characteristics of CMOS devices are high noise immunity and low static power supply drain.
Significant power is only drawn when its transistors are switching between on and off states
CMOS devices do not produce as much heat as other forms of logic such as TTL. CMOS also allows a high density of logic functions on a chip
Minimum-Mode Interface
The minimum-mode signals can be divided into the following basic groups:
Address/Data bus Status signals Control signals Interrupt signals DMA interface signals
Address/Data bus
The address bus is used to carry address information to the memory and I/O ports The address bus is 20-bit long and consists of signal lines A0 through A19
Only address line A0 through A15 are used when addressing I/O.
The 8088 has 8 multiplexed address/data bus lines (A0~A7) 8086 has 16 multiplexed address/data bus lines (A0~A15)
Status signals
The four most significant address, A19 through A16 are multiplexed with status signal S6 through S3
Bits S4 and S3 together form a 2-bit binary code that identifies which of the internal segment registers was used to generate the physical address. S5 is the logic level of the internal interrupt flag. S6 is always at the 0 logic level
Maximum-Mode Interface
The maximum-mode configuration is mainly used for implementing a multiprocessor/coprocessor system environment
Multiple processors exist in the system Each executes its own program The former are common to all processors The latter are assigned to specific processors
In the maximum-mode, facilities are provided for implementing allocation of global resources and passing bus control to other microprocessors sharing the system bus
In the maximum-mode, 8088/8086 outputs a status code on three signal line, S0, S1, S2, prior to the initialization of each bus cycle The 3-bit bus status code identifies which type of bus cycle is to follow and are input to the external bus controller device, 8288 The 8288 produces one or two command signals for each bus cycle
The 2-bit queue status code QS0 and QS1 tells the external circuitry what type of information was removed form the queue during the previous clock cycle
Electrical Characteristics
Power is applied between pin 40 (Vcc) and pins 1 (GND) and 20 (GND) The nominal value of Vcc is specified as +5V dc with a tolerance of 10%. Both 8088 and 8086 draw a maximum of 340mA from the supply
System Clock
The time base for synchronization of the internal and external operations of the microprocessor in a microcomputer system is provided by the clock (CLK) input signal
The standard 8088 operates at 5 MHz and the 8088-2 operates at 8 MHz
The 8086 is manufactured in three speeds: 5MHz 8086, 8-MHz 8086-2, and the 10-MHz 8086-1 The CLK is externally generated by the 8284 clock generator and driver IC
The fundamental crystal frequency is divided by 3 within the 8284 to give either a 5- or 8MHz clock signal
CLK waveform
The signal is specified at Metal Oxide Semiconductor (MOS)-compatible voltage level The period of the 5-MHz 8088 can range from 200 ns to 500 ns, and the maximum rise and fall times of its edges equal 10 ns
The peripheral clock (PCLK) and oscillator clock (OSC) signals are provided to drive peripheral ICs The clock output at PCLK is half the frequency of CLK. The OSC output is at the crystal frequency which is three times of CLK
Applied to the EFI (External Frequency Input) Input F/C is used for selection
The CSYNC input is used for external synchronization in systems with multiple clocks
EXAMPLE
If the CLK input of an 8086 MPU is to be driven by a 9-MHz signal, what speed version of the 8086 must be used and what frequency crystal must be attached to the 8284 The 8086-1 is the version of the 8086 that can be run at 9-MHz. To create the 9-MHz clock, a 27-MHz crystal must be used on the 8284.
Solution:
A bus cycle defines the basic operation that a microprocessor performs to communicate with external devices. Examples of bus cycles are the memory read, memory write, input/output read, and input/output write. The bus cycle of the 8088 and 8086 microprocessors consists of at least four clock periods. If no bus cycles are required, the microprocessor performs what are known as idle states. When READY is held at the 0 level, wait states are inserted between states T3 and T4 of the bus cycle.
EXAMPLE
What is the duration of the bus cycle in the 8088based microcomputer if the clock is 8 MHz and the two wait states are inserted. The duration of the bus cycle in an 8 MHz system is given by tcyc = 500 ns + N x 125 ns In this expression the N stands for the number of waits states. For a bus cycle with two wait states, we get tcyc = 500 ns + 2 x 125 ns = 500 ns + 250 ns = 750 ns
Solution:
EXAMPLE
Is the word at memory address 0123116 of an 8086-based microcomputer aligned or misaligned? How many cycle are required to read it from memory? The first byte of the word is the second byte at the aligned-word address 0123016. Therefore, the word is misaligned and required two bus cycles to be read from memory.
Solution:
Whenever a memory bus cycle is in progress, an address bus status code S4S3 is output by the processor.
S4S3 identifies which one of the four segment register is used to generate the physical address in the current bus cycle: S4S3=00 identifies the extra segment register (ES) S4S3=01 identifies the stack segment register (SS) S4S3=10 identifies the code segment register (CS) S4S3=11 identifies the data segment register (DS)
The memory address reach of the microprocessor can thus be expanded to 4 Mbytes.
ALE Address Latch Enable used to latch the address in external memory. IO/M Input-Output/Memory signal external circuitry whether a memory of I/O bus cycle is in progress. DT/R Data Transmit/Receive signal external circuitry whether the 8088 is transmitting or receiving data over the bus. RD Read identifies that a read bus cycle is in progress. WR Write identifies that a write bus cycle is in progress. DEN Data Enable used to enable the data bus. SSO Status Line identifies whether a code or data access is in progress.
The control signals for the 8086s minimummode memory interface differs in three ways:
IO/M signal is replaced by M/IO signal. The signal SSO is removed from the interface. BHE (bank high enable) is added to the interface and is used to select input for the high bank of memory in the 8086s memory subsystem.
MRDC Memory Read Command MWTC Memory Write Command AMWC Advanced Memory Write Command
Read cycle
Read cycle
Read cycle
Write cycle
Write cycle
Address bus latches and buffers Bank write and bank read control logic Data bus transceivers/buffers Address decoders
D-type latch
Block diagram and circuit diagram of the 74F245 octal bus transceiver
Address decoder
Address decoder
Address decoder
Address decoder
Address decoder
Address decoder
Address decoder
Types of Input/Output
The I/O system allows peripherals to provide data or receive results of processing the data
They differ in how I/O ports are mapped into the address space
Isolated input/output
When using isolated I/O in a microcomputer system, the I/O device are treated separate from memory
The memory address space contains 1 M consecutive byte address in the range 0000016 through FFFFF16 The I/O address space contains 64K consecutive byte addresses in the range 000016 through FFFF16
The bytes in two consecutive I/O addresses can be accessed as word-wide data Page 0: 000016 b 00FF16
Isolated input/output
Isolated input/output
Isolated input/output
Advantages:
The complete 1Mbyte memory address space is available for use with memory Special instructions have been provided to perform I/O operations with maximized performance
The bytes in two consecutive I/O addresses can be accessed as word-wide data Disadvantages:
All input and output data transfers must take place between the AL or AX register and I/O port
Memory-mapped input/output
Instructions that affect data in memory are used instead of the special I/O instructions
More instructions and addressing modes are available to perform I/O operations I/O transfers can take place between I/O port and other internal registers
The memory instructions tend to execute slower than those specifically designed for isolated I/O Part of the memory address space is lost
Types of Input/Output(cont.)
Memory-mapped input/output
I/O devices:
Keyboard Printer Mouse 82C55A, etc Select the I/O port Latch output data Sample input data Synchronize data transfer Translate between TTL voltage levels and those required to operate the I/O devices
Minimum-mode interface
Minimum-mode interface
Maximum-mode interface
Maximum-mode interface
Maximum-mode interface
Input/output data transfers in the 8088 and 8086 microcomputers can be either byte-wide or word-wide I/O addresses are 16 bits in length and are output by the 8088 to the I/O interface over bus lines AD0 through AD7 and A8 through A15 In 8088, the word transfers is performed as two consecutive byte-wide data transfer and takes two bus cycle In 8086, the word transfers can takes either one or two bus cycle Word-wide I/O ports should be aligned at even-address boundaries
Write a sequence of instructions that will output the data FF16 to a byte-wide output port at address AB16 of the I/O address space. First, the AL register is loaded with FF16 as an immediate operand in the instruction MOV AL, 0FFH Now the data in AL can be output to the bytewide output port with the instruction OUT 0ABH, AL
Solution:
Write a series of instructions that will output FF16 to an output port located at address B00016 of the I/O address space The DX register must first be loaded with the address of the output port. This is done with the instruction MOV DX, 0B000H Next, the data that are to be output must be loaded into AL with the instruction MOV AL, 0FFH Finally, the data are output with the instruction OUT DX, AL
Solution:
Data are to be read in from two byte-wide input ports at addresses AA16 and A916 and then output as a word-wide output port at address B00016. Write a sequence of instructions to perform this input/output operation.
First read in the byte at address AA16 into AL and move it into AH. IN AL, 0AAH MOV AH, AL Now the other byte can be read into AL by the instruction IN AL, 09AH And to write out the word of data MOV DX, 0B000H OUT DX, AX