blob: 6a7491456bbfbac99852aeea5efde22f2c1a23b4 [file] [log] [blame]
[email protected]d1811bc2012-03-31 07:08:531// Copyright (c) 2012 The Chromium Authors. All rights reserved.
[email protected]14cd2e62011-02-24 09:20:162// Use of this source code is governed by a BSD-style license that can be
3// found in the LICENSE file.
4
5#include "base/cpu.h"
Jan Wilken Dörrieb5a41c32020-12-09 18:55:476#include "base/containers/contains.h"
Richard Townsend8cb7ba0b2020-11-26 23:23:227#include "base/logging.h"
Robert Sesekfd71c382021-01-14 18:40:528#include "base/strings/string_util.h"
[email protected]d1811bc2012-03-31 07:08:539#include "build/build_config.h"
[email protected]14cd2e62011-02-24 09:20:1610#include "testing/gtest/include/gtest/gtest.h"
11
12// Tests whether we can run extended instructions represented by the CPU
13// information. This test actually executes some extended instructions (such as
14// MMX, SSE, etc.) supported by the CPU and sees we can run them without
15// "undefined instruction" exceptions. That is, this test succeeds when this
16// test finishes without a crash.
17TEST(CPU, RunExtendedInstructions) {
[email protected]14cd2e62011-02-24 09:20:1618 // Retrieve the CPU information.
19 base::CPU cpu;
Richard Townsend8cb7ba0b2020-11-26 23:23:2220#if defined(ARCH_CPU_X86_FAMILY)
[email protected]14cd2e62011-02-24 09:20:1621
[email protected]14cd2e62011-02-24 09:20:1622 ASSERT_TRUE(cpu.has_mmx());
fbarchard0ce41ae2015-10-02 03:23:1923 ASSERT_TRUE(cpu.has_sse());
24 ASSERT_TRUE(cpu.has_sse2());
Victor Costan5bb28642020-11-14 06:42:4925 ASSERT_TRUE(cpu.has_sse3());
[email protected]14cd2e62011-02-24 09:20:1626
fbarchard20028e62015-10-06 17:26:2627// GCC and clang instruction test.
fbarchard0ce41ae2015-10-02 03:23:1928#if defined(COMPILER_GCC)
[email protected]14cd2e62011-02-24 09:20:1629 // Execute an MMX instruction.
30 __asm__ __volatile__("emms\n" : : : "mm0");
31
fbarchard0ce41ae2015-10-02 03:23:1932 // Execute an SSE instruction.
33 __asm__ __volatile__("xorps %%xmm0, %%xmm0\n" : : : "xmm0");
[email protected]14cd2e62011-02-24 09:20:1634
fbarchard0ce41ae2015-10-02 03:23:1935 // Execute an SSE 2 instruction.
36 __asm__ __volatile__("psrldq $0, %%xmm0\n" : : : "xmm0");
[email protected]14cd2e62011-02-24 09:20:1637
Victor Costan5bb28642020-11-14 06:42:4938 // Execute an SSE 3 instruction.
39 __asm__ __volatile__("addsubpd %%xmm0, %%xmm0\n" : : : "xmm0");
[email protected]14cd2e62011-02-24 09:20:1640
41 if (cpu.has_ssse3()) {
42 // Execute a Supplimental SSE 3 instruction.
43 __asm__ __volatile__("psignb %%xmm0, %%xmm0\n" : : : "xmm0");
44 }
45
46 if (cpu.has_sse41()) {
47 // Execute an SSE 4.1 instruction.
48 __asm__ __volatile__("pmuldq %%xmm0, %%xmm0\n" : : : "xmm0");
49 }
50
51 if (cpu.has_sse42()) {
52 // Execute an SSE 4.2 instruction.
53 __asm__ __volatile__("crc32 %%eax, %%eax\n" : : : "eax");
54 }
fbarchard0ce41ae2015-10-02 03:23:1955
ilevyb7d2f4082016-10-30 20:46:5756 if (cpu.has_popcnt()) {
57 // Execute a POPCNT instruction.
58 __asm__ __volatile__("popcnt %%eax, %%eax\n" : : : "eax");
59 }
60
fbarchard0ce41ae2015-10-02 03:23:1961 if (cpu.has_avx()) {
62 // Execute an AVX instruction.
63 __asm__ __volatile__("vzeroupper\n" : : : "xmm0");
64 }
65
66 if (cpu.has_avx2()) {
67 // Execute an AVX 2 instruction.
68 __asm__ __volatile__("vpunpcklbw %%ymm0, %%ymm0, %%ymm0\n" : : : "xmm0");
69 }
fbarchard20028e62015-10-06 17:26:2670// Visual C 32 bit and ClangCL 32/64 bit test.
71#elif defined(COMPILER_MSVC) && (defined(ARCH_CPU_32_BITS) || \
72 (defined(ARCH_CPU_64_BITS) && defined(__clang__)))
fbarchard0ce41ae2015-10-02 03:23:1973
74 // Execute an MMX instruction.
75 __asm emms;
76
77 // Execute an SSE instruction.
78 __asm xorps xmm0, xmm0;
79
80 // Execute an SSE 2 instruction.
81 __asm psrldq xmm0, 0;
82
Victor Costan5bb28642020-11-14 06:42:4983 // Execute an SSE 3 instruction.
84 __asm addsubpd xmm0, xmm0;
fbarchard0ce41ae2015-10-02 03:23:1985
86 if (cpu.has_ssse3()) {
87 // Execute a Supplimental SSE 3 instruction.
88 __asm psignb xmm0, xmm0;
89 }
90
91 if (cpu.has_sse41()) {
92 // Execute an SSE 4.1 instruction.
93 __asm pmuldq xmm0, xmm0;
94 }
95
96 if (cpu.has_sse42()) {
97 // Execute an SSE 4.2 instruction.
98 __asm crc32 eax, eax;
99 }
100
ilevyb7d2f4082016-10-30 20:46:57101 if (cpu.has_popcnt()) {
102 // Execute a POPCNT instruction.
103 __asm popcnt eax, eax;
104 }
105
fbarchard0ce41ae2015-10-02 03:23:19106 if (cpu.has_avx()) {
107 // Execute an AVX instruction.
108 __asm vzeroupper;
109 }
110
111 if (cpu.has_avx2()) {
112 // Execute an AVX 2 instruction.
113 __asm vpunpcklbw ymm0, ymm0, ymm0
114 }
fbarchard0ce41ae2015-10-02 03:23:19115#endif // defined(COMPILER_GCC)
116#endif // defined(ARCH_CPU_X86_FAMILY)
Richard Townsend8cb7ba0b2020-11-26 23:23:22117
118#if defined(ARCH_CPU_ARM64)
119 // Check that the CPU is correctly reporting support for the Armv8.5-A memory
120 // tagging extension. The new MTE instructions aren't encoded in NOP space
121 // like BTI/Pointer Authentication and will crash older cores with a SIGILL if
122 // used incorrectly. This test demonstrates how it should be done and that
123 // this approach works.
124 if (cpu.has_mte()) {
125#if !defined(__ARM_FEATURE_MEMORY_TAGGING)
126 // In this section, we're running on an MTE-compatible core, but we're
127 // building this file without MTE support. Fail this test to indicate that
128 // there's a problem with the base/ build configuration.
129 GTEST_FAIL()
130 << "MTE support detected (but base/ built without MTE support)";
131#else
132 char ptr[32];
133 uint64_t val;
134 // Execute a trivial MTE instruction. Normally, MTE should be used via the
135 // intrinsics documented at
136 // https://developer.arm.com/documentation/101028/0012/10--Memory-tagging-intrinsics,
137 // this test uses the irg (Insert Random Tag) instruction directly to make
138 // sure that it's not optimized out by the compiler.
139 __asm__ __volatile__("irg %0, %1" : "=r"(val) : "r"(ptr));
140#endif // __ARM_FEATURE_MEMORY_TAGGING
Richard Townsend8cb7ba0b2020-11-26 23:23:22141 }
142#endif // ARCH_CPU_ARM64
[email protected]14cd2e62011-02-24 09:20:16143}
Lei Zhang49c4b2a2017-11-03 21:34:23144
145// For https://crbug.com/249713
146TEST(CPU, BrandAndVendorContainsNoNUL) {
147 base::CPU cpu;
Jan Wilken Dörrief61e74c2019-06-07 08:20:02148 EXPECT_FALSE(base::Contains(cpu.cpu_brand(), '\0'));
149 EXPECT_FALSE(base::Contains(cpu.vendor_name(), '\0'));
Lei Zhang49c4b2a2017-11-03 21:34:23150}
Gabriel Marin8fdd7772019-08-17 00:28:09151
152#if defined(ARCH_CPU_X86_FAMILY)
153// Tests that we compute the correct CPU family and model based on the vendor
154// and CPUID signature.
155TEST(CPU, X86FamilyAndModel) {
156 int family;
157 int model;
158 int ext_family;
159 int ext_model;
160
161 // Check with an Intel Skylake signature.
162 std::tie(family, model, ext_family, ext_model) =
163 base::internal::ComputeX86FamilyAndModel("GenuineIntel", 0x000406e3);
164 EXPECT_EQ(family, 6);
165 EXPECT_EQ(model, 78);
166 EXPECT_EQ(ext_family, 0);
167 EXPECT_EQ(ext_model, 4);
168
169 // Check with an Intel Airmont signature.
170 std::tie(family, model, ext_family, ext_model) =
171 base::internal::ComputeX86FamilyAndModel("GenuineIntel", 0x000406c2);
172 EXPECT_EQ(family, 6);
173 EXPECT_EQ(model, 76);
174 EXPECT_EQ(ext_family, 0);
175 EXPECT_EQ(ext_model, 4);
176
177 // Check with an Intel Prescott signature.
178 std::tie(family, model, ext_family, ext_model) =
179 base::internal::ComputeX86FamilyAndModel("GenuineIntel", 0x00000f31);
180 EXPECT_EQ(family, 15);
181 EXPECT_EQ(model, 3);
182 EXPECT_EQ(ext_family, 0);
183 EXPECT_EQ(ext_model, 0);
184
185 // Check with an AMD Excavator signature.
186 std::tie(family, model, ext_family, ext_model) =
187 base::internal::ComputeX86FamilyAndModel("AuthenticAMD", 0x00670f00);
188 EXPECT_EQ(family, 21);
189 EXPECT_EQ(model, 112);
190 EXPECT_EQ(ext_family, 6);
191 EXPECT_EQ(ext_model, 7);
192}
193#endif // defined(ARCH_CPU_X86_FAMILY)
Robert Sesekfd71c382021-01-14 18:40:52194
195#if defined(ARCH_CPU_ARM_FAMILY) && \
196 (defined(OS_LINUX) || defined(OS_ANDROID) || defined(OS_CHROMEOS))
197TEST(CPU, ARMImplementerAndPartNumber) {
198 base::CPU cpu;
199
200 const std::string& cpu_brand = cpu.cpu_brand();
201
Robert Sesek988155862021-01-15 18:32:07202 // Some devices, including on the CQ, do not report a cpu_brand
203 // https://crbug.com/1166533 and https://crbug.com/1167123.
Robert Sesekfd71c382021-01-14 18:40:52204 EXPECT_EQ(cpu_brand, base::TrimWhitespaceASCII(cpu_brand, base::TRIM_ALL));
205 EXPECT_GT(cpu.implementer(), 0u);
206 EXPECT_GT(cpu.part_number(), 0u);
207}
208#endif // defined(ARCH_CPU_ARM_FAMILY) && (defined(OS_LINUX) ||
209 // defined(OS_ANDROID) || defined(OS_CHROMEOS))